參數(shù)資料
型號: AM7968-175DC
廠商: ADVANCED MICRO DEVICES INC
元件分類: 通用總線功能
英文描述: TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
中文描述: LINE DRIVER, CDIP28
封裝: CERAMIC, DIP-28
文件頁數(shù): 88/127頁
文件大?。?/td> 730K
代理商: AM7968-175DC
AMD
84
TAXIchip Integrated Circuits Technical Manual
Figure 7-9
Rec eiver T iming in Auto-Repeat Configuration
Sync
Data 1
Data 2
Data 3
Serial
Data
CNB1
IGM1
CNB2
IGM2
CNB3
IGM3 =
CNB1
Data 4
Data 5
Data 6
Note:
IGM3 =
CNB1
so RX1 is now ready to receive new data. The cycle can now be repeated.
12330E-31
7.3.2 T iming Limitations of the Auto-Repeat Configuration
Note, however, that the t
46
delay adds up as it ripples through the daisy chain. If the total
delay from the first to the last Receiver in the cascade is greater than 1 byte time,
parallel data will output 1 byte time later on some Receivers than on others.
The following example is for t
46
= 20 ns and a 12.5 MHz byte rate, the time between the
start of one byte to the start of the next is 80 nanoseconds. When IGM on the last
Receiver goes HIGH forcing the CNB1 on the first one to go LOW, it will take 20 x R ns
(where R is the number of Receivers in cascade) before the last IGM goes LOW again,
(allowing CNB on the first Receiver to go HIGH).
In order for the first Receiver to capture the next byte its CNB cannot remain LOW for
more than X ns (where X must be less than 1 byte period).
X = (20 x R1) + (inverter delay) + (CNB to CLK set-up)
(R1 is the number of receivers that can be connected in cascade in this format)
The CNB to CLK set-up time is specified as t
47
= [(byte time/n) –32 ns]
In 8 Bit mode at 12.5 Mbyte/s, CNB to clock setup = - [(80/10) –32] = 24 ns
Figure 7-10 demonstrates an alternative scheme which will allow a virtually unlimited
number of receivers to be cascaded. The fan-out of the inverter dictates the number of
AND gates that can be driven. Multiple inverters can be connected to the last IGM
output if needed. Using this scheme guarantees that all of the receivers in cascade will
相關(guān)PDF資料
PDF描述
Am7968-175DMC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7968-175LMC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7969 TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7968-125DKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
Am7969-125DKC TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM7968-175DCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Transmitter
AM7968-175DKC 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-175DMC 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:TAXIchip Integrated Circuits(Transparent Asynchronous Xmitter-Receiver Interface)
AM7968-175JC 制造商:Rochester Electronics LLC 功能描述:
AM7968-175JC-G 制造商:Rochester Electronics LLC 功能描述:- Bulk