參數(shù)資料
型號: ADSP-2187LKST-210
廠商: ANALOG DEVICES INC
元件分類: 數(shù)字信號處理
英文描述: DSP Microcomputer
中文描述: 24-BIT, 26.3 MHz, OTHER DSP, PQFP100
封裝: MS-026BED, LQFP-100
文件頁數(shù): 12/32頁
文件大?。?/td> 223K
代理商: ADSP-2187LKST-210
REV. 0
ADSP-2187L
–12–
ACCESSIBLE WHEN
PMOVLAY = 5
ALWAYS
ACCESSIBLE
AT ADDRESS
0
3
0000 – 0
3
1FFF
ACPMOVLAY = 0
ACCESSIBLE WHEN
PMOVLAY = 4
0
3
2000–
0
3
3FFF
0
3
2000–
0
3
3FFF
0
3
2000–
0
3
3FFF
DMA
PROGRAM MEMORY
OVLAY
NOTE:
SEPARATE DMA CONTROL REGISTERS
ACCESSIBLE WHEN
DMOVLAY = 5
ALWAYS
ACCESSIBLE
AT ADDRESS
0
3
2000 – 0
3
3FFF
ACDMOVLAY = 0
ACCESSIBLE WHEN
DMOVLAY = 4
0
3
0000–
0
3
1FFF
0
3
0000–
0
3
1FFF
0
3
0000–
0
3
1FFF
DMA
DATA MEMORY
OVLAY
Figure 9. Direct Memory Access-PM and DM Memory Maps
Bootstrap Loading (Booting)
The ADSP-2187L has two mechanisms to allow automatic
loading of the internal program memory after reset. The method
for booting after reset is controlled by the Mode A, B and C
configuration bits.
When the mode pins specify BDMA booting, the ADSP-2187L
initiates a BDMA boot sequence when reset is released.
The BDMA interface is set up during reset to the following de-
faults when BDMA booting is specified: the BDIR, BMPAGE,
BIAD and BEAD registers are set to 0, the BTYPE register is
set to 0 to specify program memory 24-bit words, and the
BWCOUNT register is set to 32. This causes 32 words of on-
chip program memory to be loaded from byte memory. These
32 words are used to set up the BDMA to load in the remaining
program code. The BCR bit is also set to 1, which causes pro-
gram execution to be held off until all 32 words are loaded into
on-chip program memory. Execution then begins at address 0.
The ADSP-2100 Family Development Software (Revision 5.02
and later) fully supports the BDMA booting feature and can
generate byte memory space compatible boot code.
The IDLE instruction can also be used to allow the processor to
hold off execution while booting continues through the BDMA
interface. For BDMA accesses while in Host Mode, the ad-
dresses to boot memory must be constructed externally to the
ADSP-2187L. The only memory address bit provided by the
processor is A0.
IDMA Port Booting
The ADSP-2187L can also boot programs through its Internal
DMA port. If Mode C = 1, Mode B = 0 and Mode A = 1, the
ADSP-2187L boots from the IDMA port. IDMA feature can
load as much on-chip memory as desired. Program execution is
held off until on-chip program memory location 0 is written to.
Bus Request and Bus Grant (Full Memory Mode)
The ADSP-2187L can relinquish control of the data and ad-
dress buses to an external device. When the external device re-
quires access to memory, it asserts the bus request (BR) signal.
If the ADSP-2187L is not performing an external memory ac-
cess, it responds to the active BR input in the following proces-
sor cycle by:
three-stating the data and address buses and the
PMS
,
DMS
,
BMS
,
CMS
,
IOMS
,
RD
,
WR
output drivers,
asserting the bus grant (
BG
) signal, and
halting program execution.
If Go Mode is enabled, the ADSP-2187L will not halt program
execution until it encounters an instruction that requires an ex-
ternal memory access.
If the ADSP-2187L is performing an external memory access
when the external device asserts the
BR
signal, it will not three-
state the memory interfaces or assert the
BG
signal until the
processor cycle after the access completes. The instruction does
not need to be completed when the bus is granted. If a single in-
struction requires two external memory accesses, the bus will be
granted between the two accesses.
When the
BR
signal is released, the processor releases the
BG
signal, reenables the output drivers and continues program ex-
ecution from the point at which it stopped.
The bus request feature operates at all times, including when
the processor is booting and when
RESET
is active.
The
BGH
pin is asserted when the ADSP-2187L is ready to ex-
ecute an instruction, but is stopped because the external bus is
already granted to another device. The other device can release
the bus by deasserting bus request. Once the bus is released, the
ADSP-2187L deasserts
BG
and
BGH
and
executes the external
memory access.
Flag I/O Pins
The ADSP-2187L has eight general purpose programmable
input/output flag pins. They are controlled by two memory
mapped registers. The PFTYPE register determines the direc-
tion, 1 = output and 0 = input. The PFDATA register is used to
read and write the values on the pins. Data being read from a
pin configured as an input is synchronized to the ADSP-2187L’s
clock. Bits that are programmed as outputs will read the value
being output. The PF pins default to input during reset.
In addition to the programmable flags, the ADSP-2187L has
five fixed-mode flags, FLAG_IN, FLAG_OUT, FL0, FL1 and
FL2. FL0-FL2 are dedicated output flags. FLAG_IN and
FLAG_OUT are available as an alternate configuration of
SPORT1.
Note: Pins PF0, PF1, PF2 and PF3 are also used for device
configuration during reset.
相關(guān)PDF資料
PDF描述
ADSP-2187LBST-160 DSP Microcomputer
ADSP-2187LBST-210 DSP Microcomputer
ADSP-2189MBST-266 DSP Microcomputer
ADSP-2189NBCA-320 DSP Microcomputer
ADSP-2189NBST-320 DSP Microcomputer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-2187LKSTZ-1602 制造商:AD 制造商全稱:Analog Devices 功能描述:DSP Microcomputer
ADSP-2187LKSTZ-210 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADSP-2187LKSTZ-2102 制造商:AD 制造商全稱:Analog Devices 功能描述:DSP Microcomputer
ADSP-2187N 制造商:AD 制造商全稱:Analog Devices 功能描述:DSP Microcomputer
ADSP-2187NBCA-320 功能描述:IC DSP 16BIT 80MHZ 144CSPBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤