VSS" />
參數(shù)資料
型號: ADN2850BCPZ250-RL7
廠商: Analog Devices Inc
文件頁數(shù): 27/28頁
文件大?。?/td> 0K
描述: IC DGTL RHEO DL 25K 9BIT16LFCSP
產(chǎn)品變化通告: Metal Edit Change 03/Feb/2012
標(biāo)準(zhǔn)包裝: 1,500
接片: 1024
電阻(歐姆): 250k
電路數(shù): 2
溫度系數(shù): 標(biāo)準(zhǔn)值 35 ppm/°C
存儲器類型: 非易失
接口: 4 線 SPI(芯片選擇)
電源電壓: 3 V ~ 5.5 V,±2.25 V ~ 2.75 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-VQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 16-LFCSP
包裝: 帶卷 (TR)
ADN2850
Data Sheet
Rev. E | Page 8 of 28
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
SDI
SDO
GND
V1
VSS
W1
CLK
B1
CS
PR
WP
VDD
V2
W2
B2
RDY
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
ADN2850
TOP VIEW
(Not to Scale)
0
2
6
0
-0
0
5
Figure 4. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
Mnemonic
Description
1
CLK
Serial Input Register Clock. Shifts in one bit at a time on positive clock edges.
2
SDI
Serial Data Input. Shifts in one bit at a time on positive clock CLK edges. MSB loads first.
3
SDO
Serial Data Output. Serves readback and daisy-chain functions. Command 9 and Command 10 activate the SDO
output for the readback function, delayed by 24 or 25 clock pulses, depending on the clock polarity before and
after the data-word (see Figure 2 and Figure 3). In other commands, the SDO shifts out the previously loaded SDI
bit pattern, delayed by 24 or 25 clock pulses depending on the clock polarity (see Figure 2 and Figure 3). This
previously shifted out SDI can be used for daisy-chaining multiple devices. Whenever SDO is used, a pull-up
resistor in the range of 1 k to 10 k is needed.
4
GND
Ground Pin, Logic Ground Reference.
5
VSS
Negative Supply. Connect to 0 V for single-supply applications. If VSS is used in dual supply, it must be able to sink
2 mA for 15 ms when storing data to EEMEM.
6
V1
Log Output Voltage 1. Generates voltage from an internal diode configured transistor.
7
W1
Wiper Terminal of RDAC1. ADDR (RDAC1) = 0x0.
8
B1
Terminal B of RDAC1.
9
B2
Terminal B of RDAC2.
10
W2
Wiper terminal of RDAC2. ADDR (RDAC2) = 0x1.
11
V2
Log Output Voltage 2. Generates voltage from an internal diode configured transistor.
12
VDD
Positive Power Supply.
13
AA
WPEE
Optional Write Protect. When active low,
AA
WPEE
AA
prevents any changes to the present contents, except
AA
PREE
AA
strobe.
CMD_1 and COMD_8 refresh the RDAC register from EEMEM. Tie
AA
WPEE
AA
to VDD, if not used.
14
AA
PREE
Optional Hardware Override Preset. Refreshes the scratchpad register with current contents of the EEMEM
register. Factory default loads midscale 51210 until EEMEM is loaded with a new value by the user.
AA
PREE
AA
is activated
at the logic high transition. Tie
AA
PREE
AA
to VDD, if not used.
15
AA
CSEE
Serial Register Chip Select Active Low. Serial register operation takes place when
AA
CSEE
AA
returns to logic high.
16
RDY
Ready. Active high open-drain output. Identifies completion of Instruction 2, Instruction 3, Instruction 8,
Instruction 9, Instruction 10, and
AA
PREE
AA
.
相關(guān)PDF資料
PDF描述
D38999/20FH55PN CONN RCPT 55POS WALL MNT W/PINS
VI-27L-MW CONVERTER MOD DC/DC 28V 100W
DS1100LU-20+T IC DELAY LINE 5TAP 20NS 8-USOP
VI-27K-MX-B1 CONVERTER MOD DC/DC 40V 75W
DS1135Z-6+T&R IC DELAY LINE 6NS 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADN2850BCPZ25-RL7 功能描述:IC DGTL RHEO DL 25K 9BIT16LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)字電位器 系列:- 標(biāo)準(zhǔn)包裝:3,000 系列:DPP 接片:32 電阻(歐姆):10k 電路數(shù):1 溫度系數(shù):標(biāo)準(zhǔn)值 300 ppm/°C 存儲器類型:非易失 接口:3 線串行(芯片選擇,遞增,增/減) 電源電壓:2.5 V ~ 6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-WFDFN 裸露焊盤 供應(yīng)商設(shè)備封裝:8-TDFN(2x3) 包裝:帶卷 (TR)
ADN2850BRU25 制造商:Analog Devices 功能描述:
adn2850bru25-rl7 制造商:Analog Devices 功能描述:
ADN2850BRUZ25 制造商:Analog Devices 功能描述:DUAL 9-BIT SPI DIG. POT - Rail/Tube 制造商:Analog Devices 功能描述:Dual 10-B Progable Non-Volatile Resistor
ADN2850BRUZ25-RL7 制造商:Analog Devices 功能描述: