參數(shù)資料
型號: AD9882KSTZ-140
廠商: Analog Devices Inc
文件頁數(shù): 9/40頁
文件大?。?/td> 0K
描述: IC INTERFACE/DVI 100MHZ 100LQFP
標(biāo)準(zhǔn)包裝: 1
應(yīng)用: 視頻
接口: 模擬,DVI
電源電壓: 3.15 V ~ 3.45 V
封裝/外殼: 100-LQFP
供應(yīng)商設(shè)備封裝: 100-LQFP(14x14)
包裝: 管件
安裝類型: 表面貼裝
AD9882A
Rev. 0 | Page 17 of 40
TIMING: ANALOG INTERFACE
The following timing diagrams show the operation of the
AD9882A. The output data clock signal is created so that its
rising edge always occurs between data transitions and can be
used to latch the output data externally.
tPER
tDCYCLE
tSKEW
DATACK
DATA
HSOUT
tSKEW
05123-009
Figure 9. Output Timing
Hsync Timing
Horizontal sync (Hsync) is processed in the AD9882A to
eliminate ambiguity in the timing of the leading edge with
respect to the phase-delayed pixel clock and data. The Hsync
input is used as a reference to generate the pixel sampling clock.
The sampling phase can be adjusted, with respect to Hsync,
through a full 360° in 32 steps via the phase adjust register
(Register 0x04) to optimize the pixel sampling time. Display
systems use Hsync to align memory and display write cycles, so
it is important to have a stable timing relationship between
Hsync output (HSOUT) and data clock (DATACK).
Three things happen to horizontal sync in the AD9882A. First,
the polarity of Hsync input is determined and therefore has a
known output polarity. The known output polarity can be
programmed either active high or active low (Register 0x10,
Bit 5). Second, HSOUT is aligned with DATACK and data
outputs. Third, the duration of HSOUT (in pixel clocks) is set
via Register 0x07. HSOUT is the sync signal that should be used
to drive the rest of the display system.
Coast Timing
In most computer systems, the Hsync signal is provided
continuously on a dedicated wire. In these systems, the
coast function is unnecessary and should be disabled using
Register 0x11, Bits 1 to 3.
In some systems, however, Hsync is disturbed during the verti-
cal sync period (Vsync). In other cases, Hsync pulses disappear.
In other systems, such as those that employ composite sync
(Csync) signals or embedded sync-on-green (SOG), Hsync
includes equalization pulses or other distortions during Vsync.
To avoid upsetting the clock generator during Vsync, it is
important to ignore these distortions. If the pixel clock PLL sees
extraneous pulses, it attempts to lock to this new frequency and
has changed frequency by the end of the Vsync period. It then
takes a few lines of correct Hsync timing to recover at the
beginning of a new frame, resulting in a tearing of the image at
the top of the display.
The coast function is provided to eliminate this problem. It is an
internally generated signal, created by the sync processing
engine that disables the PLL input and allows the clock to free-
run at its then-current frequency. The PLL can free-run for
several lines without significant frequency drift.
相關(guān)PDF資料
PDF描述
AD9883ABSTZ-RL140 IC INTERFACE FLAT 140MHZ 80LQFP
AD9887AKSZ-100 IC INTRFACE ANALOG/DVI 160-MQFP
AD9887AKSZ-140 IC INTRFACE ANALOG/DVI 160-MQFP
AD9888KSZ-170 IC ANALOG INTRFC 170MSPS 128MQFP
AD9895KBCZRL IC CCD SIGNAL PROC/GEN 64-CSPBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9883 制造商:AD 制造商全稱:Analog Devices 功能描述:110 MSPS Analog Interface for Flat Panel Displays
AD9883/PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:110 MSPS Analog Interface for Flat Panel Displays
AD9883A 制造商:AD 制造商全稱:Analog Devices 功能描述:110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883A/PCB 制造商:Analog Devices 功能描述:110MHZ ANALOG INTERFACE FOR SG
AD9883ABST-100 制造商:Analog Devices 功能描述:110MHZ ANALOG INTERFACE FOR SGA FPD - Bulk