參數(shù)資料
型號: AD9851BRSRL
廠商: Analog Devices Inc
文件頁數(shù): 20/24頁
文件大?。?/td> 0K
描述: IC DDS/DAC SYNTHESIZER 28-SSOP
產(chǎn)品培訓(xùn)模塊: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
標(biāo)準(zhǔn)包裝: 1,500
分辨率(位): 10 b
主 fclk: 180MHz
調(diào)節(jié)字寬(位): 32 b
電源電壓: 2.7 V ~ 5.25 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 28-SSOP
包裝: 帶卷 (TR)
AD9851
–5–
PIN FUNCTION DESCRIPTIONS
Pin
No.
Mnemonic
Function
4–1,
D0–D7
8-Bit Data Input.The data port for loading the 32-bit frequency and 8-bit phase/control words. D7 = MSB;
28–25
D0 = LSB. D7, Pin 25, also serves as the input pin for 40-bit serial data word.
5
PGND
6 REFCLK Multiplier Ground Connection.
6
PVCC
6 REFCLK Multiplier Positive Supply Voltage Pin.
7
W_CLK
Word Load Clock. Rising edge loads the parallel or serial frequency/phase/control words asynchronously
into the 40-bit input register.
8
FQ_UD
Frequency Update. A rising edge asynchronously transfers the contents of the 40-bit input register to be
acted upon by the DDS core. FQ_UD should be issued when the contents of the input register are known
to contain only valid, allowable data.
9
REFCLOCK
Reference Clock Input. CMOS/TTL-level pulse train, direct or via the 6 REFCLK Multiplier. In direct
mode, this is also the SYSTEM CLOCK. If the 6 REFCLK Multiplier is engaged, then the output of the
multiplier is the SYSTEM CLOCK.The rising edge of the SYSTEM CLOCK initiates operations.
10, 19
AGND
Analog Ground.The ground return for the analog circuitry (DAC and Comparator).
11, 18
AVDD
Positive supply voltage for analog circuitry (DAC and Comparator, Pin 18) and bandgap voltage reference,
Pin 11.
12
RSET
The DAC’s external RSET connection—nominally a 3.92 k resistor to ground for 10 mA out.This sets
the DAC full-scale output current available from IOUT and IOUTB. RSET = 39.93/IOUT.
13
VOUTN
Voltage Output Negative.The comparator’s complementary CMOS logic level output.
14
VOUTP
Voltage Output Positive.The comparator’s true CMOS logic level output.
15
VINN
Voltage Input Negative.The comparator’s inverting input.
16
VINP
Voltage Input Positive.The comparator’s noninverting input.
17
DACBP
DAC Bypass Connection.This is the DAC voltage reference bypass connection normally NC (NO
CONNECT) for optimum SFDR performance.
20
IOUTB
The complementary DAC output with same characteristics as IOUT except that IOUTB = (full-scale
output–IOUT). Output load should equal that of IOUT for best SFDR performance.
21
IOUT
The true output of the balanced DAC. Current is sourcing and requires current-to-voltage
conversion, usually a resistor or transformer referenced to GND. IOUT = (full-scale output–IOUTB).
22
RESET
Master Reset pin; active high; clears DDS accumulator and phase offset register to achieve 0 Hz and 0°
output phase. Sets programming to parallel mode and disengages the 6 REFCLK Multiplier. Reset does
not clear the 40-bit input register. On power-up, asserting RESET should be the first priority before pro-
gramming commences.
23
DVDD
Positive supply voltage pin for digital circuitry.
24
DGND
Digital Ground.The ground return pin for the digital circuitry.
PIN CONFIGURATION
TOP VIEW
(Not to Scale)
28
27
26
25
24
23
22
21
20
19
18
17
16
15
1
2
3
4
5
6
7
8
9
10
11
12
13
14
AD9851
VOUTP
VOUTN
RSET
AVDD
AGND
REFCLOCK
FQ UD
D3
D2
D1
LSB D0
PVCC
PGND
VINN
VINP
DACBP
AVDD
AGND
IOUTB
IOUT
D4
D5
D6
D7 MSB/SERIAL LOAD
RESET
DVDD
DGND
W CLK
REV. D
相關(guān)PDF資料
PDF描述
MCF51MM128CLK IC MCU 32BIT 128K COLDF 80-LQFP
MCF51JE256CLK IC MCU 32BIT 256K FLASH 80LQFP
VE-BWZ-IW-F2 CONVERTER MOD DC/DC 2V 40W
VE-BWY-IY-F4 CONVERTER MOD DC/DC 3.3V 33W
VE-BWY-IX-F3 CONVERTER MOD DC/DC 3.3V 49.5W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9851BRSZ 功能描述:IC SYNTHESIZER DDS/DAC 28-SSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9851BRSZ 制造商:Analog Devices 功能描述:Direct Digital Synthesizer IC (DDS)
AD9851BRSZRL 功能描述:IC SYNTHESR DDS/DAC 28SSOP TR RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9851CGPCB 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 180 MHz DDS/DAC Synthesizer
AD9851FSPCB 制造商:Analog Devices 功能描述:EVALUATION BOARD ((NS))