參數(shù)資料
型號(hào): AD9520-4/PCBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 36/80頁(yè)
文件大小: 0K
描述: BOARD EVAL FOR AD9520-4
設(shè)計(jì)資源: Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121)
Phase Coherent FSK Modulator (CN0186)
AD9520 Eval Brd Schematic
AD9520 BOM
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),時(shí)鐘發(fā)生器
嵌入式:
已用 IC / 零件: AD9520-4
主要屬性: 1.4 ~ 1.8 GHz 輸出頻率
次要屬性: 接受 CMOS、LVDS 或者最高 250 MHz 的 LVPECL 基準(zhǔn)
已供物品:
產(chǎn)品目錄頁(yè)面: 776 (CN2011-ZH PDF)
相關(guān)產(chǎn)品: AD9520-4BCPZ-REEL7-ND - IC CLOCK GEN 1.6GHZ VCO 64LFCSP
AD9520-4BCPZ-ND - IC CLOCK GEN 1.6GHZ VCO 64LFCSP
Data Sheet
AD9520-4
Rev. A | Page 41 of 80
PROGRAMMABLE
N DELAY
CLK
REF1
REF2
BUF
STATUS
R
DI
V
IDE
R
CL
O
CK
DO
UBL
E
R
VCO STATUS
P
RO
G
RAM
M
ABL
E
R
DE
L
AY
REFERENCE
SWITCHOVER
REF_SEL
CPRSET VCP
VS
GND
RSET
DISTRIBUTION
REFERENCE
REFMON
CP
STATUS
LD
P, P + 1
PRESCALER
A/B
COUNTERS
N DIVIDER
BYPASS
LF
LOW DROPOUT
REGULATOR (LDO)
PHASE
FREQUENCY
DETECTOR
LOCK
DETECT
CHARGE
PUMP
PL
L
RE
F
E
RE
NCE
HOLD
0
1
DIVIDE BY 1,
2, 3, 4, 5, OR 6
ZERO DELAY BLOCK
FROM CHANNEL
DIVIDER 0
07217-
070
VS_DRV
REFIN
OPTIONAL
REFIN
Figure 48. Reference and VCO/CLK Frequency Status Monitors
Frequency Status Monitors
The AD9520 contains three frequency status monitors that are
used to indicate if the PLL reference (or references, in the case
of single-ended mode) and the VCO/CLK input have fallen
below a threshold frequency. Note that the VCO frequency
monitor becomes a CLK input frequency monitor if the CLK
input is selected instead of the internal VCO. Figure 48 shows
the location of the frequency status monitors in the PLL.
The PLL reference monitors have two threshold frequencies:
normal and extended (see Table 17). The reference frequency
monitor thresholds are set in Register 0x01A[6].
VCO Calibration
The AD9520 on-chip VCO must be calibrated to ensure proper
operation over process and temperature. The VCO calibration
is controlled by a calibration controller running off a divided
REFIN clock. The calibration requires that the PLL be set up
properly to lock the PLL loop and that the REFIN clock be
present. The REFIN clock must come from a stable source
external to the AD9520.
VCO calibration can be performed two ways: automatically at
power-up and manually. Automatic VCO calibration occurs when
the EEPROM is set to automatically load the preprogrammed
values in the EEPROM and then automatically calibrate the VCO.
For the automatic calibration to complete, a valid reference
must be provided at power-up. If no valid reference is provided,
the user must calibrate the VCO manually.
During the first initialization after a power-up or a reset of the
AD9520, a manual VCO calibration sequence is initiated by
setting Register 0x018[0] = 1b. This can be done as part of the
initial setup before executing an update all registers operation
(IO_UPDATE, Register 0x232[0] = 1b).
Subsequent to the initial setup, a VCO calibration sequence
is initiated by resetting Register 0x018[0] = 0b, executing an
IO_UPDATE, setting Register 0x018[0] = 1b, and executing
another IO_UPDATE. A readback bit (Register 0x01F[6])
indicates when VCO calibration is finished by returning a logic
true (that is, 1b).
The sequence of operations for the VCO calibration follows:
1. Program the PLL registers to the proper values for the PLL
loop. Note that the VCO divider (Register 0x1E0[2:0])
must not be set to static during VCO calibration.
2. Ensure that the input reference signal is present.
3. For initial setting of the registers after a power-up or reset,
initiate a VCO calibration by setting Register 0x018[0] = 1b.
4. Subsequently, whenever a calibration is desired, set
Register 0x018[0] = 0b, update registers; and then set
Register 0x018[0] = 1b, update registers.
5. A SYNC operation is initiated internally, causing the
outputs to go to a static state determined by normal SYNC
function operation.
6. VCO is calibrated to the desired setting for the requested
VCO frequency.
7. Internally, the SYNC signal is released, allowing outputs to
continue clocking.
8. The PLL loop is closed.
9. The PLL locks.
A SYNC is executed during the VCO calibration; therefore,
the outputs of the AD9520 are held static during the calibration,
which prevents unwanted frequencies from being produced.
However, at the end of a VCO calibration, the outputs may
resume clocking before the PLL loop is completely settled.
相關(guān)PDF資料
PDF描述
AD9520-1/PCBZ BOARD EVAL FOR AD9520-1
50PX0R47MEFC5X11 CAP ALUM 0.47UF 50V 20% RADIAL
MAX675CSA+T IC VREF SERIES PREC 5V 8-SOIC
16PX47MEFC5X11 CAP ALUM 47UF 16V 20% RADIAL
AD9516-3/PCBZ BOARD EVAL FOR AD9516-3 2.0GHZ
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9520-5 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:12 LVPECL/24 CMOS Output Clock Generator
AD9520-5/PCBZ 功能描述:BOARD EVAL FOR AD9520-5 RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱(chēng):82EBV2081
AD9520-5BCPZ 功能描述:IC CLOCK GEN EXT VCO 64-LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類(lèi)型:時(shí)鐘/頻率合成器 PLL:無(wú) 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤(pán),16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱(chēng):SY58052UMGTRSY58052UMGTR-ND
AD9520-5BCPZ-REEL7 功能描述:IC CLOCK GEN EXT VCO 64LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類(lèi)型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9521JH 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Log/Antilog Amplifier