參數(shù)資料
型號: AD8332-EVAL
廠商: Analog Devices, Inc.
英文描述: Ultralow Noise VGAs with Preamplifier and Programmable RIN
中文描述: 超低噪聲的VGA前置放大器和可編程與房地產(chǎn)經(jīng)紀人
文件頁數(shù): 23/32頁
文件大?。?/td> 482K
代理商: AD8332-EVAL
AD8331/AD8332
Gain Input
Pin GAIN is common to both channels of the AD8332. The
input impedance is nominally 10 M
and a bypass capacitor
from 100 pF to1 nF is recommended.
Rev. C | Page 23 of 32
Parallel connected devices may be driven by a common voltage
source or DAC. Decoupling should take into account any
bandwidth considerations of the drive waveform, using the total
distributed capacitance.
If gain control noise in LO gain mode becomes a factor,
maintaining ≤15 nV/√Hz noise at the GAIN pin will ensure
satisfactory noise performance. Internal noise prevails below
15 nV/√Hz at the GAIN pin. Gain control noise is negligible in
HI gain mode.
VCM Input
The common-mode voltage of Pins VCM, VOL, and VOH
defaults to 2.5 Vdc. With output ac-coupled applications, the
VCM pin will be unterminated; however, it must still be
bypassed in close proximity for ac grounding of internal
circuitry. The VGA outputs may be dc connected to a
differential load, such as an ADC. Common-mode output
voltage levels between 1.5 V and 3.5 V may be realized at Pins
VOH and VOL by applying the desired voltage at Pin VCM.
DC-coupled operation is not recommended when driving loads
on a separate PC board.
The voltage on the VCM pin is sourced by an internal buffer
with an output impedance of 30 Ω and a ±2 mA default output
current (see Figure 68). If the VCM pin is driven from an
external source, its output impedance should be <<30 Ω and its
current drive capability should be >>2 mA. If the VCM pins of
several devices are connected in parallel, the external buffer
should be capable of overcoming their collective output
currents. When a common-mode voltage other than 2.5 V is
used, a voltage-limiting resistor, R
CLMP
, is needed to protect
against overload.
V
CM
NEW V
CM
R
O
<< 30
100pF
2mA MAX
30
0.1
μ
F
INTERNAL
CIRCUITRY
AC GROUNDING FOR
INTERNAL CIRCUITRY
0
Figure 68. VCM Interface
Logic Inputs—ENB, MODE, and HILO
The input impedance of all enable pins is nominally 25 kΩ and
may be pulled up to 5 V (a pull-up resistor is recommended) or
driven by any 3 V or 5 V logic families. The enable pins perform
a power-down function, when disabled, the VGA outputs are
near ground. Multiple devices may be driven from a common
source. Consult the pin-function tables for circuit functions
controlled by the enable pins.
Pin HILO is compatible with 3 V or 5 V CMOS logic families. It
is either connected to ground or pulled up to 5 V, depending on
the desired gain range and output noise.
Optional Output Voltage Limiting
The RCLMP pin provides the user with a means to limit the
output voltage swing when used with loads that have no
provisions for prevention of input overdrive. The peak-to-peak
limited voltage is adjusted by a resistor to ground, and Table
lists several voltage levels and the corresponding resistor value.
Unconnected, the default limiting level is 4.5 V p-p.
Note that third harmonic distortion will increase as waveform
amplitudes approach clipping. For lowest distortion, the clamp
level should be set higher than the converter input span. A
clamp level of 1.5 V p-p is recommended for a 1 V p-p linear
output range, 2.7 V p-p for a 2 V p-p range, or 1 V p-p for a
0.5 V p-p operation. The best solution will be determined
experimentally. Figure 69 shows third harmonic distortion
as a function of the limiting level for a 2 V p-p output signal.
A wider limiting level is desirable in HI gain mode.
H
5.0
–50
–40
–30
–80
–70
–60
2.0
3.5
1.5
3.0
2.5
CLAMP LIMIT LEVEL (V p-p)
4.0
4.5
–20
V
GAIN
= 0.75V
HILO = HI
HILO = LO
0
Figure 69. HD3 vs. Clamping Level for 2 V p-p Differential Input
相關(guān)PDF資料
PDF描述
AD8332ACP-REEL Ultralow Noise VGAs with Preamplifier and Programmable RIN
AD8332ACP-REEL7 Ultralow Noise VGAs with Preamplifier and Programmable RIN
AD8332ARU Ultralow Noise VGAs with Preamplifier and Programmable RIN
AD8331ARQ-REEL Ultralow Noise VGAs with Preamplifier and Programmable RIN
AD8331ARQ-REEL7 Ultralow Noise VGAs with Preamplifier and Programmable RIN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8332-EVALZ 功能描述:BOARD EVAL FOR AD8332 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 運算放大器 系列:X-AMP® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:-
AD8333 制造商:AD 制造商全稱:Analog Devices 功能描述:DC to 50 MHz, Dual I/Q Demodulator and Phase Shifter
AD8333ACPZ 制造商:Analog Devices 功能描述:I/Q DEMODULATOR DUAL LFCSP-32 制造商:Analog Devices 功能描述:I/Q, DEMODULATOR, DUAL, LFCSP-32
AD8333ACPZ-REEL 功能描述:IC DEMODULATOR DUAL I/Q 32LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 解調(diào)器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 功能:解調(diào)器 LO 頻率:- RF 頻率:70MHz ~ 300MHz P1dB:-9dBm 增益:- 噪音數(shù)據(jù):6.36dB 電流 - 電源:41.5mA 電源電壓:2.7 V 封裝/外殼:28-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:28-TQFN-EP(5x5) 包裝:帶卷 (TR)
AD8333ACPZ-REEL7 功能描述:IC DEMODULATOR DUAL I/Q 32LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 解調(diào)器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 功能:解調(diào)器 LO 頻率:- RF 頻率:70MHz ~ 300MHz P1dB:-9dBm 增益:- 噪音數(shù)據(jù):6.36dB 電流 - 電源:41.5mA 電源電壓:2.7 V 封裝/外殼:28-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:28-TQFN-EP(5x5) 包裝:帶卷 (TR)