參數(shù)資料
型號: AD8322ARUZ-REEL
廠商: Analog Devices Inc
文件頁數(shù): 14/16頁
文件大?。?/td> 0K
描述: IC LN DVR CATV COARS-STP 28TSSOP
產(chǎn)品變化通告: AD8322ARUZ-REEL Discontinuation 28/Feb/2012
標(biāo)準(zhǔn)包裝: 1
類型: 線路驅(qū)動器,發(fā)射器
應(yīng)用: 調(diào)制解調(diào)器,機(jī)頂盒
安裝類型: 表面貼裝
封裝/外殼: 28-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 28-TSSOP
包裝: 標(biāo)準(zhǔn)包裝
其它名稱: AD8322ARUZ-REELDKR
REV. 0
AD8322
–7–
APPLICATIONS
General Application
The AD8322 is primarily intended for use as the upstream power
amplifier (PA) in DOCSIS (Data Over Cable Service Interface
Specifications) certified cable modems and CATV set-top boxes.
Upstream data is modulated in QPSK or QAM format. This is
done with DSP or a dedicated QPSK/QAM modulator. The
amplifier receives its input signal from the QPSK/QAM modula-
tor or from a DAC. In either case the signal must be low-pass
filtered before being applied to the amplifier. Because the distance
from the cable modem to the central office will vary with each
subscriber, the AD8322 must be capable of varying its output
power by applying gain or attenuation to ensure that all signals
arriving at the central office are of the same amplitude. The
upstream signal path contains components such as a transformer
and diplexer that will result in some amount of power loss. There-
fore, the amplifier must be capable of providing enough power
into a 75
load to overcome these losses without sacrificing the
integrity of the output signal.
Operational Description
The AD8322 is composed of three analog functions in the power-
up or forward mode. The input amplifier (preamp) can be used
single-ended or differentially. If the input is used in the differen-
tial configuration, it is imperative that the input signals be 180
degrees out of phase and of equal amplitudes. This will ensure
the proper gain accuracy and harmonic performance. The preamp
stage drives a DAC, which provides the bulk of the AD8322’s
attenuation (7 bits or 42.14 dB). The signals in the preamp and
DAC gain blocks are differential to improve the PSRR and linear-
ity. A differential current is fed from the DAC into the output
stage, which amplifies these currents to the appropriate levels
necessary to drive a 75
load. The output stage utilizes negative
feedback to implement a differential 75
output impedance.
This eliminates the need for external matching resistors.
SPI Programming and Gain Adjustment
Gain programming of the AD8322 is accomplished using a serial
peripheral interface (SPI) and three digital control lines,
DATEN,
SDATA, and CLK. To change the gain, eight bits of data are
streamed into the serial shift register through the SDATA port.
The SDATA load sequence begins with a falling edge on the
DATEN pin, thus activating the CLK line. Although the CLK
line is now activated, no change in gain is observed. With the
CLK line activated, data on the SDATA line is clocked into the
serial shift register, Most Significant Bit (MSB) first, on the
rising edge of each CLK pulse. A rising edge on the
DATEN line
latches the contents of the shift register into the attenuator core
resulting in a well-controlled change in the output signal level.
The serial interface timing for the AD8322 is shown in Fig-
ures 2 and 3. The programmable gain range of the AD8322 is
–12.64 dB to +29.5 dB and scales 6.02 dB for each major carry.
Because the AD8322 was characterized with a TOKO transformer,
the stated gain values already take into account the losses asso-
ciated with the transformer. Valid gain codes are the major carries
from decimal 1–128 (decimal values 1, 2, 4, 8, 16, 32, 64, 128).
The resulting gain for each code can be seen in Table I. Although
the AD8322 is designed for use with the previous eight codes,
the intermediate codes can be used.
The gain transfer function is as follows:
AV = 20
× LOG (0.2332 × CODE) for 1 ≤ CODE ≤ 128
AV = 29.5 dB for CODE
≥ 128
where AV is the gain in dB and CODE is the decimal equivalent
of the 8-bit word.
Figure 4 shows the gain characteristic for all possible values
(except 0) in an 8-bit word. Code 0 may be used if more
feedthrough isolation is required. It typically provides –85 dB of
isolation across the 5 MHz to 65 MHz upstream band.
GAIN CODE – Decimal
35
0
GAIN
dB
30
25
20
15
10
0
–5
–10
–15
–20
32
64
96
128
160
192
224
256
5
Figure 4. Gain vs. Gain Code
Input Bias, Impedance, and Termination
The VIN+ and VIN– inputs have a dc bias level of approximately
VCC/2, therefore the input signal should be ac-coupled. The
differential input impedance is approximately 235
while the
single-ended input impedance is 210
. If the AD8322 is being
operated in a single-ended input configuration with a desired
input impedance of 75
, the V
IN+ and VIN– inputs should be
terminated as shown in Figure 5. For input impedances other
than 75
, the value of R1 in Figure 5 can be calculated using
the following equation:
ZR
IN
= 1 210
ZIN = 75
AD8322
R1 = 118
Figure 5. Single-Ended Input Termination
OBSOLETE
相關(guān)PDF資料
PDF描述
AD8324JRQZ-REEL IC LINE DRIVER CBL 3.3V 20QSOP
AD8325ARUZ-REEL IC LN DVR CATV FINE-STEP 28TSSOP
AD8326AREZ IC LINE DVR CATV PROG 28TSSOP
AD8327ARU-REEL IC LN DVR CATV COARS-STP 20TSSOP
AD8328ACPZ-REEL7 IC LINE DRIVE CBLE 5V 20LFCSP TR
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8322-EVAL 制造商:Analog Devices 功能描述:Evaluation Kit For 5 V CATV Line Driver Coarse Step Output Power Control
AD8323 制造商:AD 制造商全稱:Analog Devices 功能描述:5 V CATV Line Driver Fine Step Output Power Control
AD8323ARU 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 5.25V 28-Pin TSSOP Tube 制造商:Rochester Electronics LLC 功能描述:TSSOP FINE STEP +5V CATV LINE DRIVER - Bulk
AD8323ARU-REEL 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 5.25V 28-Pin TSSOP T/R 制造商:Rochester Electronics LLC 功能描述:TSSOP FINE STEP +5V CATV LINE DRIVER - Tape and Reel
AD8323ARUZ 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 5.25V 28-Pin TSSOP Tube 制造商:Rochester Electronics LLC 功能描述:TSSOP FINE STEP +5V CATV LINE DRIVER - Bulk