參數(shù)資料
型號: AD8321ARZ
廠商: Analog Devices Inc
文件頁數(shù): 19/20頁
文件大小: 0K
描述: IC LINE DRIVER CATV 3.3V 20SOIC
產(chǎn)品變化通告: AD8321 Discontinuation 02/Mar/2012
標準包裝: 37
類型: 線路驅(qū)動器,發(fā)射器
應用: 調(diào)制解調(diào)器,CATV
安裝類型: 表面貼裝
封裝/外殼: 20-SOIC(0.295",7.50mm 寬)
供應商設備封裝: 20-SOIC W
包裝: 管件
配用: AD8321-EVAL-ND - BOARD EVAL FOR AD8321
AD8321
The attenuation setting in the AD8321 is determined by the
8-bit word in the data latch. The SDATA load sequence is
initiated by a falling edge on
DATEN. The gain control data
(SDATA) is serially loaded (MSB first) into the 7-bit shift register
at each rising edge of the clock. See Figure 24. While
DATEN
is low, the data latch holds the previous data word allowing the
attenuation level to remain unchanged. After eight clock cycles
the new data word is fully loaded and
DATEN is switched high.
This enables the data latch and the loaded register data is passed to
the attenuator with the updated gain value. Also at this
DATEN
transition, the internal clock is disabled, thus inhibiting new
serial input data.
The power amplifier has two basic modes of operation. A for
ward mode (or power-up mode) and a reverse mode (or power-
down) mode. In the power-up mode (
PD = 1), the power
amplifier stage is enabled and the AD8321 has a maximum gain
of 20 V/V or 26 dB (into 75
W). With a total attenuation of
53.43 dB in the DAC, vernier and preamp, the AD8321’s total
gain range is 26 dB to –27.43 dB. In both the forward or reverse
mode the single-ended output signal maintains a dc level of
VCC/2. This dc output level provides for optimum large signal
linearity.
In the power-down mode (
PD = 0), the power amplifier is
turned off and a “reverse” amplifier (the inner triangle in Figure
22) is enabled. During this 1-to-0 transition, the output power
is disabled. This assures that S11 and S22 remain approximately
equal to zero thus minimizing line reflections. In the time domain,
as
PD switches states, a transitional glitch and pedestal offset
results (See Figures 14 and 15). These anomalies have been
minimized by temperature compensated internal circuitry and
laser trimming. The powered down supply current drops to 52 mA
versus 90 mA in the power-up mode.
SDATA
CLK
DATEN
PD
ANALOG
OUTPUT
TES
VALID DATA WORD G1
MSB. . . .LSB
GAIN TRANSFER (G1)
TDS
TEH
8 CLOCK CYCLES
GAIN TRANSFER (G2)
VALID DATA WORD G2
TOFF
TGS
SIGNAL AMPLITUDE (p-p)
PEDESTAL
TC
TWH
Figure 24. Serial Interface Timing
APPLICATIONS
General Application
The AD8321 is primarily intended for use as the return path
(also called upstream path) Power Amplifier (PA) or line driver
in cable modem applications. Upstream data is modulated in
either QPSK or QAM format. This is done either in DSP or by
a dedicated QPSK/QAM modulator such as the AD9853 or
other modem/modulator chip. The amplifier receives its input
signal either from the dedicated QPSK/QAM modulator or from
a DAC. In both cases, the signal must be low-pass filtered
before being applied to the line driving amplifier. Because the
distance to the central office varies from cable modem sub
scriber to subscriber, resulting in various line losses, signals from
various subscribers will require attenuation while others may
require gain. As a result, the AD8321 line driver is required to
vary its output applying attenuation or gain as needed so that all
signals arriving at the central office are of the same amplitude.
DOCSIS (Data Over Cable Service Interface Specifications)
requires a cable modem output signal ranging in power from a
minimum of 8 dBmV to a maximum of 58 dBmV. In cable
modem applications where DOCSIS compliance is desired, the
AD8321 amplifier must be used in conjunction with a 75
W
matching attenuator connected between the AD8321 output
and the low-pass input port of the diplexer. See the schematic in
Figure 28. The matching attenuator is used to achieve DOCSIS-
compliant noise levels at the lower end of the AD8321 output
power range. The insertion loss of a diplexer is typically less
than 1 dB. As a result of these combined losses, the PA line
driver must be capable of delivering sufficient power into a 75
W
load while maintaining reasonable distortion performance at the
output of the modem. (See sections containing “DOCSIS” for
further information. All references to DOCSIS pertain to
SP-RFI-I04-980724 entitled Radio Frequency Interface
Specification.)
TON
–8–
REV. A
相關PDF資料
PDF描述
AD8322ARUZ-REEL IC LN DVR CATV COARS-STP 28TSSOP
AD8324JRQZ-REEL IC LINE DRIVER CBL 3.3V 20QSOP
AD8325ARUZ-REEL IC LN DVR CATV FINE-STEP 28TSSOP
AD8326AREZ IC LINE DVR CATV PROG 28TSSOP
AD8327ARU-REEL IC LN DVR CATV COARS-STP 20TSSOP
相關代理商/技術參數(shù)
參數(shù)描述
AD8321ARZ2 制造商:AD 制造商全稱:Analog Devices 功能描述:Gain Programmable CATV Line DRiver
AD8321ARZ-REEL 功能描述:IC LINE DVR CATV 20-SOIC T/R RoHS:是 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 產(chǎn)品變化通告:Product Discontinuation 07/Mar/2011 標準包裝:3,000 系列:OMNITUNE™ 類型:調(diào)諧器 應用:移動電話,手機,視頻顯示器 安裝類型:表面貼裝 封裝/外殼:65-WFBGA 供應商設備封裝:PG-WFSGA-65 包裝:帶卷 (TR) 其它名稱:SP000365064
AD8321ARZ-REEL2 制造商:AD 制造商全稱:Analog Devices 功能描述:Gain Programmable CATV Line DRiver
AD8321-EVAL 功能描述:BOARD EVAL FOR AD8321 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 產(chǎn)品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- 主要目的:電源管理,電池充電器 嵌入式:否 已用 IC / 零件:MAX8903A 主要屬性:1 芯鋰離子電池 次要屬性:狀態(tài) LED 已供物品:板
AD8321XR2 制造商:Analog Devices 功能描述: