參數(shù)資料
型號: AD7724ASTZ-REEL
廠商: Analog Devices Inc
文件頁數(shù): 2/16頁
文件大小: 0K
描述: IC MOD SIGMA-DELTA DUAL 48LQFP
標準包裝: 2,000
類型: 調(diào)制器
分辨率(位): 15 b
采樣率(每秒): 250k
數(shù)據(jù)接口: 串行
電壓電源: 模擬和數(shù)字
電源電壓: 2.85 V ~ 5.25 V,4.75 V ~ 5.25 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
REV. B
AD7724
–10–
CIRCUIT DESCRIPTION
The AD7724 employs a sigma-delta conversion technique to
convert the analog input into a digital pulse train. The analog
input is continuously sampled by a switched capacitor modulator
at twice the rate of the clock input frequency (2 fMCLK). The
digital data that represents the analog input is in the ones’ den-
sity of the bit stream at the output of the sigma-delta modulator.
The modulator outputs the bit stream at a data rate equal to fMCLK.
Due to the high oversampling rate, which spreads the quantiza-
tion noise from 0 to fMCLK/2, the noise energy contained in the
band of interest is reduced (Figure 5a). To reduce the quantiza-
tion noise further, a high order modulator is employed to shape
the noise spectrum, so that most of the noise energy is shifted
out of the band of interest (Figure 5b).
BAND OF INTEREST
fMCLK/2
BAND OF INTEREST
a.
b.
fMCLK/2
QUANTIZATION NOISE
NOISE SHAPING
Figure 5. Sigma-Delta ADC
USING THE AD7724
ADC Differential Inputs
The AD7724 uses differential inputs to provide common-mode
noise rejection (i.e., the converted result will correspond to the
differential voltage between the two inputs). The absolute volt-
age on both inputs must lie between AGND and AVDD.
In the unipolar mode, the full scale-input range (VIN(+) –
VIN(–)) is 0 V to VREF. In the bipolar mode configuration, the
full-scale analog input range is
±V
REF/2. The bipolar mode
allows complementary input signals. Alternatively, VIN(–) can
be connected to a dc bias voltage to allow a single-ended input
on VIN(+) equal to VBIAS
± V
REF/2.
Differential Inputs
The analog input to the modulator is a switched capacitor design.
The analog input is converted into charge by highly linear sam-
pling capacitors. A simplified equivalent circuit diagram of the
analog input is shown in Figure 6. A signal source driving the
analog input must be able to provide the charge onto the sam-
pling capacitors every half MCLK cycle and settle to the required
accuracy within the next half cycle.
A
B
A
B
2pF
AC
GROUND
500
A
B
A
B
MCLK
VIN(+)
VIN(–)
500
Figure 6. Analog Input Equivalent Circuit
Since the AD7724 samples the differential voltage across its
analog inputs, low noise performance is attained with an input
circuit that provides low differential mode noise at each input.
The amplifiers used to drive the analog inputs play a critical role
in attaining the high performance available from the AD7724.
When a capacitive load is switched onto the output of an op
amp, the amplitude will momentarily drop. The op amp will try
to correct the situation and, in the process, hits its slew rate
limit. This nonlinear response, which can cause excessive ring-
ing, can lead to distortion. To remedy the situation, a low-pass
RC filter can be connected between the amplifier and the input
to the AD7724 as shown in Figure 7. The external capacitor at
each input aids in supplying the current spikes created during
the sampling process. The resistor in the diagram, as well as
creating a pole for the antialiasing, isolates the op amp from the
transient nature of the load.
ANALOG
INPUT
R
C
VIN(+)
VIN(–)
R
C
Figure 7. Simple RC Antialiasing Circuit
The differential input impedance of the AD7724 switched capaci-
tor input varies as a function of the MCLK frequency, given by
the equation:
Zf
k
IN
MCLK
=
()
10
8
9 /
Even though the voltage on the input sampling capacitors may
not have enough time to settle to the accuracy indicated by the
resolution of the AD7724, as long as the sampling capacitor charg-
ing follows the exponential curve of RC circuits, only the gain
accuracy suffers if the input capacitor is switched away too early.
相關(guān)PDF資料
PDF描述
VE-2T2-MY-S CONVERTER MOD DC/DC 15V 50W
AD7729ARU-REEL7 IC ADC 15BIT DUAL W/DAC 28-TSSOP
VE-2T0-MY-S CONVERTER MOD DC/DC 5V 50W
AD7729ARU-REEL IC ADC 15BIT DUAL W/DAC 28-TSSOP
VE-27Z-MX-S CONVERTER MOD DC/DC 2V 30W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7725 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit 900 kSPS ADC with a Programmable Postprocessor
AD7725BS 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 900ksps 16-bit Parallel/Serial 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:16-BIT PROGRAMMABLE SIGMA-DELTA ADC I.C. - Bulk 制造商:Analog Devices 功能描述:IC 16BIT ADC SMD 7725 MQFP44
AD7725BSC-REEL 制造商:Analog Devices 功能描述:
AD7725BS-REEL 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 900ksps 16-bit Parallel/Serial 44-Pin MQFP T/R 制造商:Rochester Electronics LLC 功能描述:16-BIT PROGRAMMABLE SIGMA-DELTA ADC I.C. - Tape and Reel
AD7725BSZ 功能描述:IC ADC 16BIT PROG 44MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-