t
參數(shù)資料
型號(hào): AD7676ASTZRL
廠商: Analog Devices Inc
文件頁(yè)數(shù): 14/20頁(yè)
文件大?。?/td> 0K
描述: IC ADC 16BIT DIFF INP 48LQFP
標(biāo)準(zhǔn)包裝: 2,000
系列: PulSAR®
位數(shù): 16
采樣率(每秒): 500k
數(shù)據(jù)接口: 串行,并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 74mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,雙極
配用: EVAL-AD7676CBZ-ND - BOARD EVALUATION FOR AD7676
REV. B
–3–
AD7676
TIMING SPECIFICATIONS
Parameter
Symbol
Min
Typ
Max
Unit
Refer to Figures 11 and 12
Convert Pulsewidth
t1
5ns
Time between Conversions
t2
2
s
CNVST LOW to BUSY HIGH Delay
t3
30
ns
BUSY HIGH All Modes except in Master Serial Read
t4
1.25
s
Convert Mode
Aperture Delay
t5
2ns
End of Conversion to BUSY LOW Delay
t6
10
ns
Conversion Time
t7
1.25
s
Acquisition Time
t8
750
ns
RESET Pulsewidth
t9
10
ns
Refer to Figures 13, 14, and 15 (Parallel Interface Modes)
CNVST LOW to DATA Valid Delay
t10
1.25
ns
DATA Valid to BUSY LOW Delay
t11
45
ns
Bus Access Request to DATA Valid
t12
40
ns
Bus Relinquish Time
t13
515
ns
Refer to Figures 16 and 17 (Master Serial Interface Modes)
1
CS LOW to SYNC Valid Delay
t14
10
ns
CS LOW to Internal SCLK Valid Delay
t15
10
ns
CS LOW to SDOUT Delay
t16
10
ns
CNVST LOW to SYNC Delay
t17
525
ns
SYNC Asserted to SCLK First Edge Delay
2
t18
3ns
Internal SCLK Period
2
t19
25
40
ns
Internal SCLK HIGH2
t20
12
ns
Internal SCLK LOW
2
t21
7ns
SDOUT Valid Setup Time
2
t22
4ns
SDOUT Valid Hold Time2
t23
2ns
SCLK Last Edge to SYNC Delay
2
t24
3ns
CS HIGH to SYNC HI-Z
t25
10
ns
CS HIGH to Internal SCLK HI-Z
t26
10
ns
CS HIGH to SDOUT HI-Z
t27
10
ns
BUSY HIGH in Master Serial Read after Convert
2
t28
See Table I
CNVST LOW to SYNC Asserted Delay
t29
1.25
s
SYNC Deasserted to BUSY LOW Delay
t30
25
ns
Refer to Figures 18 and 19 (Slave Serial Interface Modes)
External SCLK Setup Time
t31
5ns
External SCLK Active Edge to SDOUT Delay
t32
318
ns
SDIN Setup Time
t33
5ns
SDIN Hold Time
t34
5ns
External SCLK Period
t35
25
ns
External SCLK HIGH
t36
10
ns
External SCLK LOW
t37
10
ns
NOTES
1 In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C
L of 10 pF; otherwise, the load is 60 pF maximum.
2 In Serial Master Read during Convert Mode, see Table II.
Specifications subject to change without notice.
(–40 C to +85 C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)
相關(guān)PDF資料
PDF描述
AD7677ACPZ IC ADC 16BIT DIFF INP 48-LFCSP
AD7678ACPZ IC ADC 18BIT SAR W/BUFF 48LFCSP
AD7679ACPZ IC ADC 18BIT SAR W/BUFF 48LFCSP
AD7680BRM IC ADC 16BIT LP UNIPOLAR 8-MSOP
AD7683BCPZRL7 IC ADC 16BIT 100KSPS 8LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7677 制造商:AD 制造商全稱:Analog Devices 功能描述:18-Bit, 2.5 LSB INL, 570 kSPS SAR ADC
AD7677AAST 制造商:Analog Devices 功能描述:
AD7677ACP 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 16-bit Parallel/Serial 48-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD7677ACPRL 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 16-bit Parallel/Serial 48-Pin LFCSP EP T/R
AD7677ACPZ 功能描述:IC ADC 16BIT DIFF INP 48-LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:PulSAR® 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極