參數資料
型號: AD7244JNZ
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: 12-/14-Bit DAC, 3 V Buried Zener Reference, DAC
中文描述: DUAL, SERIAL INPUT LOADING, 2 us SETTLING TIME, 14-BIT DAC, PDIP24
封裝: 0.300 INCH, PLASTIC, DIP-24
文件頁數: 8/12頁
文件大?。?/td> 314K
代理商: AD7244JNZ
AD7242/AD7244
REV. A
–5–
AD7242/AD7244 PIN FUNCTION DESCRIPTION
DIP
Pin No.
Mnemonic
Description
1
LDACA
Load DAC, Logic Input. A new word is transferred into DAC Latch A from input Latch A on the fall-
ing edge of this signal. If LDACA is hard-wired low, data is transferred from input Latch A to DAC
Latch A on the sixteenth falling edge of TCLKA after TFSA goes low.
2
TFSA
Transmit Frame Synchronization, Logic Input. This is a frame or synchronization signal for DACA
data with serial data expected after the falling edge of this signal.
3
DTA
Transmit Data, Logic Input. This is the data input which is used in conjunction with TFSA and
TCLKA to transfer serial data to input Latch A.
4
TCLKA
Transmit Clock, Logic Input. Serial data bits for DACA are latched on the falling edge of TCLKA
when TFSA is low.
5
DGND
Digital Ground. Both DGND pins for the device must be tied together at the device.
6
TP1
Test Pin 1. Used when testing the device. Do not connect anything to this pin.
7VDD
Positive Power Supply, 5 V
± 5%. Both V
DD pins for the device must be tied together at the device.
8
AGND
Analog Ground. Both AGND pins for the device must be tied together at the device.
9VOUTB
Analog Output Voltage from DACB. This output comes from a buffer amplifier. The range is bipolar,
±3 V with REF INB = +3 V.
10
VSS
Negative Power Supply, –5 V
± 5%. Both V
SS pins for the device must be tied together at the device.
11
TP2
Test Pin 2. Used when testing the device. Do not connect anything to this pin.
12
REF INB
DACB Voltage Reference Input. The voltage reference for DACB is applied to this pin. It is internally
buffered before being applied to DACB. The nominal reference voltage for correct operation of the
AD7242/AD7244 is 3 V.
13
LDACB
Load DAC, Logic Input. A new word is transferred into DAC Latch B from input Latch B on the fall-
ing edge of this signal. If LDACB is hard-wired low, data is transferred from input Latch B to DAC
Latch B on the sixteenth falling edge of TCLKB after TFSB goes low.
14
TFSB
Transmit Frame Synchronization, Logic Input. This is a frame or synchronization signal for DACB
data with serial data expected after the falling edge of this signal.
15
DTB
Transmit Data, Logic Input. This is the data input used in conjunction with TFSB and TCLKB to
transfer serial data to input Latch B.
16
TCLKB
Transmit Clock, Logic Input. Serial data bits for DACB are latched on the falling edge of TCLKB
when TFSB is low.
17
DGND
Digital Ground. Both DGND pins for the device must be tied together at the device.
18
TP3
Test Pin 3. Used when testing the device. Do not connect anything to this pin.
19
VDD
Positive Power Supply, 5 V
± 5%. Both V
DD pins for the device must be tied together at the device.
20
AGND
Analog Ground. Both AGND pins for the device must be tied together at the device.
21
VOUTA
Analog Output Voltage from DACA. This output comes from a buffer amplifier. The range is bipolar,
±3 V with REF INA = +3 V.
22
VSS
Negative Power Supply, –5 V
± 5%. Both V
SS pins for the device must be tied together at the device.
23
REF OUT
Voltage Reference Output. To operate the DACs with this internal reference, REF OUT should be
connected to both REF INA and REF INB. The external load capability of the reference is 500
A.
24
REF INA
DACA Voltage Reference Input. The voltage reference for DACA is applied to this pin. It is internally
buffered before being applied to DACA. The nominal reference voltage for correct operation of the
AD7242/AD7244 is 3 V.
OBSOLETE
相關PDF資料
PDF描述
AD7244JRZ 12-/14-Bit DAC, 3 V Buried Zener Reference, DAC
AD7245SD PARALLEL, WORD INPUT LOADING, 12-BIT DAC, CDIP24
AD7249ANZ LC2MOS Dual 12-Bit Serial DACPORT
AD7249ARZ LC2MOS Dual 12-Bit Serial DACPORT
AD7249BRZ LC2MOS Dual 12-Bit Serial DACPORT
相關代理商/技術參數
參數描述
AD7244JR 功能描述:IC DAC 14BIT LC2MOS DUAL 28SOIC RoHS:否 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1,000 系列:- 設置時間:1µs 位數:8 數據接口:串行 轉換器數目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數目和類型:8 電壓,單極 采樣率(每秒):*
AD7244JR-REEL 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
AD7244JRZ 功能描述:IC DAC 14BIT LC2MOS DUAL 28SOIC RoHS:是 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 標準包裝:1 系列:- 設置時間:4.5µs 位數:12 數據接口:串行,SPI? 轉換器數目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-SOICN 包裝:剪切帶 (CT) 輸出數目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):* 其它名稱:MCP4921T-E/SNCTMCP4921T-E/SNRCTMCP4921T-E/SNRCT-ND
AD7244JRZ 制造商:Analog Devices 功能描述:D/A Converter (D-A) IC
AD7244JRZ-REEL 功能描述:IC DAC 14BIT LC2MOS DUAL 28SOIC RoHS:是 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數:16 數據接口:并聯(lián) 轉換器數目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k