參數(shù)資料
型號: AD5629RBRUZ-2-RL7
廠商: Analog Devices Inc
文件頁數(shù): 3/32頁
文件大小: 0K
描述: IC DAC 12BIT I2C/SRL 16TSSOP
標(biāo)準(zhǔn)包裝: 1,000
系列: denseDAC
設(shè)置時間: 2.5µs
位數(shù): 12
數(shù)據(jù)接口: I²C,串行
轉(zhuǎn)換器數(shù)目: 8
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 帶卷 (TR)
輸出數(shù)目和類型: *
采樣率(每秒): 166k
Data Sheet
AD5629R/AD5669R
Rev. D | Page 11 of 32
Table 6. Pin Function Descriptions
Pin No.
LFCSP
TSSOP
WLCSP
Mnemonic
Description
15
1
B2
LDAC
Pulsing this pin low allows any or all DAC registers to be updated if the input registers
have new data. This allows all DAC outputs to simultaneously update. Alternatively,
this pin can be tied permanently low.
16
2
A4
A0
Address Input. Sets the least significant bit of the 7-bit slave address.
1
3
B3
VDD
Power Supply Input. These parts can be operated from 2.7 V to 5.5 V. Decouple the
supply with a 10 F capacitor in parallel with a 0.1 F capacitor to GND.
2
4
B4
VOUTA
Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
3
5
C4
VOUTC
Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.
4
6
C3
VOUTE
Analog Output Voltage from DAC E. The output amplifier has rail-to-rail operation.
5
7
D4
VOUTG
Analog Output Voltage from DAC G. The output amplifier has rail-to-rail operation.
6
8
D3
VREFIN/VREFOUT
The AD5629R/AD5669R have a common pin for reference input and reference
output. When using the internal reference, this is the reference output pin. When
using an external reference, this is the reference input pin. The default for this pin is
as a reference input.
7
9
D2
CLR
Asynchronous Clear Input. The CLR input is falling edge sensitive. When CLR is low, all
LDAC pulses are ignored. When CLR is activated, the input register and the DAC
register are updated with the data contained in the CLR code register—zero scale,
midscale, or full scale. The default setting clears the output to 0 V.
8
10
D1
VOUTH
Analog Output Voltage from DAC H. The output amplifier has rail-to-rail operation.
9
11
C1
VOUTF
Analog Output Voltage from DAC F. The output amplifier has rail-to-rail operation.
10
12
C2
VOUTD
Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.
11
13
B1
VOUTB
Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
12
14
A1
GND
Ground Reference Point for All Circuitry on the Parts.
13
15
A3
SDA
Serial Data Input. This is used in conjunction with the SCL line to clock data into or
out of the 32-bit input shift register. It is a bidirectional, open-drain data line that
should be pulled to the supply with an external pull-up resistor.
14
16
A2
SCL
Serial Clock Line. This is used in conjunction with the SDA line to clock data into or
out of the 32-bit input shift register.
17
N/A
Exposed Pad
(EPAD)
The exposed pad must be tied to GND.
相關(guān)PDF資料
PDF描述
SY88149HALMG IC AMP LIMITING 1.25GBPS 16QFN
VE-27H-MW-B1 CONVERTER MOD DC/DC 52V 100W
VI-B32-MX-S CONVERTER MOD DC/DC 15V 75W
MAX3747AEUB+ IC AMP LIMITING SFP 10-UMAX
74LVC1G00SE-7 IC GATE NAND SNGL 2INPUT SOT353
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD562AD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12-Bit Digital-to-Analog Converter
AD562AD/BCD 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD562AD/BIN 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD562ADBIN 制造商:AD 功能描述:562 ANALOG DEVICE NXB3C
AD562AKL 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12-Bit Digital-to-Analog Converter