參數(shù)資料
型號: AD13280AZ
廠商: Analog Devices Inc
文件頁數(shù): 8/28頁
文件大?。?/td> 0K
描述: IC ADC 12BIT 68CLCC
產(chǎn)品變化通告: Product Discontinuance 27/Oct/2011
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
采樣率(每秒): 80M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 4.3W
電壓電源: 模擬和數(shù)字,雙 ±
工作溫度: -25°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 68-CLCC
供應(yīng)商設(shè)備封裝: 68-CLCC(24.13x24.13)
包裝: 托盤
輸入數(shù)目和類型: 2 個差分,雙極
配用: AD13280/PCB-ND - KIT EVAL PCB FOR AD13280
AD13280
Rev. C | Page 16 of 28
POWER SUPPLIES
Care should be taken when selecting a power source. Linear
supplies are strongly recommended. Switching supplies tend
to have radiated components that may be received by the
AD13280. Each of the power supply pins should be decoupled
as close as possible to the package using 0.1 μF chip capacitors.
The AD13280 has separate digital and analog power supply
pins. The analog supplies are denoted AVCC, and the digital
supply pins are denoted DVCC. AVCC and DVCC should be
separate power supplies because the fast digital output swings
can couple switching current back into the analog supplies.
Note that AVCC must be held within 5% of 5 V. The AD13280 is
specified for DVCC = 3.3 V because this is a common supply for
digital ASICs.
OUTPUT LOADING
Care must be taken when designing the data receivers for the
AD13280. The digital outputs drive an internal series resistor
(for example, 100 Ω) followed by a gate like 75LCX574. To
minimize capacitive loading, there should be only one gate on
each output pin. An example of this is shown in the evaluation
board schematic (see Figure 20). The digital outputs of the
AD13280 have a constant output slew rate of 1 V/ns.
A typical CMOS gate combined with a PCB trace has a load of
approximately 10 pF. Therefore, as each bit switches, 10 mA
(10 pF × 1 V ÷ 1 ns) of dynamic current per bit flows in or out
of the device. A full-scale transition can cause up to 120 mA
(12 bits × 10 mA/bit) of transient current through the output
stages. These switching currents are confined between ground
and the DVCC pin. Standard TTL gates should be avoided
because they can appreciably add to the dynamic switching
currents of the AD13280. It should also be noted that extra
capacitive loading increases output timing and invalidates
timing specifications. Digital output timing is guaranteed with
10 pF loads.
相關(guān)PDF資料
PDF描述
AD1377KD IC ADC SNGL 16BIT 32-CDIP
AD1380KD IC ADC SNGL 16BIT 32-CDIP
AD1555BP IC ADC PGA 24BIT LN 28PLCC
AD1671KQ IC ADC SNGL 12BIT 28-CDIP
AD1674BD IC ADC 12BIT 100KSPS 28-CDIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD13280BF 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual-Channel, 12-Bit, 80 MSPS ADC with Analog Input Signal Conditioning
AD13280BZ 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Channel, 12-Bit, 80 MSPS A/D Converter with Analog Input Signal Conditioning
AD132IV 制造商:未知廠家 制造商全稱:未知廠家 功能描述:TRANSISTOR | BJT | PNP | 60V V(BR)CEO | 3A I(C) | TO-3
AD-132MC 制造商:DATEL 功能描述:
AD132V 制造商:未知廠家 制造商全稱:未知廠家 功能描述:TRANSISTOR | BJT | PNP | 60V V(BR)CEO | 3A I(C) | TO-3