A3 21 00 DX Ti m i n g Ch ar ac te r i st i c s (continued) (Wor s t - C as e M i l" />
參數(shù)資料
型號(hào): A1020B-PQG100C
廠商: Microsemi SoC
文件頁(yè)數(shù): 46/98頁(yè)
文件大?。?/td> 0K
描述: IC FPGA 2K GATES 100-PQFP COM
標(biāo)準(zhǔn)包裝: 66
系列: ACT™ 1
LAB/CLB數(shù): 547
輸入/輸出數(shù): 69
門(mén)數(shù): 2000
電源電壓: 4.5 V ~ 5.5 V
安裝類(lèi)型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 100-BQFP
供應(yīng)商設(shè)備封裝: 100-PQFP(14x20)
50
A3 21 00 DX Ti m i n g Ch ar ac te r i st i c s (continued)
(Wor s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Input Module Propagation Delays
tINPY
Input Data Pad to Y
1.9
2.6
ns
tINGO
Input Latch Gate-to-Output
4.0
5.3
ns
tINH
Input Latch Hold
0.0
ns
tINSU
Input Latch Setup
0.7
0.9
ns
tILA
Latch Active Pulse Width
6.1
8.1
ns
Input Module Predicted Routing Delays1
tIRD1
FO=1 Routing Delay
2.2
2.9
ns
tIRD2
FO=2 Routing Delay
2.8
3.8
ns
tIRD3
FO=3 Routing Delay
3.5
4.7
ns
tIRD4
FO=4 Routing Delay
3.5
4.7
ns
tIRD8
FO=8 Routing Delay
5.6
7.5
ns
Global Clock Network
tCKH
Input Low to High
FO=32
FO=635
6.5
7.9
8.7
10.6
ns
tCKL
Input High to Low
FO=32
FO=635
6.6
8.8
11.8
ns
tPWH
Minimum Pulse Width High
FO=32
FO=635
4.1
4.6
5.5
6.1
ns
tPWL
Minimum Pulse Width Low
FO=32
FO=635
4.1
4.6
5.5
6.1
ns
tCKSW
Maximum Skew
FO=32
FO=635
1.8
2.4
ns
tSUEXT
Input Latch External Setup
FO=32
FO=635
0.0
ns
tHEXT
Input Latch External Hold
FO=32
FO=635
3.0
3.8
4.0
5.1
ns
tP
Minimum Period (1/fmax)
FO=32
FO=635
7.1
7.9
9.5
10.5
ns
fHMAX
Maximum Datapath Frequency
FO=32
FO=635
140
126
105
95
MHz
Note:
1.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment. Optimization techniques may further reduce
delays by 0 to 4 ns.
相關(guān)PDF資料
PDF描述
5745653-4 CONN BACKSHELL DB25 90DEG METAL
RMC50DRAN CONN EDGECARD 100PS R/A .100 SLD
A42MX16-2PQG100 IC FPGA MX SGL CHIP 24K 100-PQFP
A42MX16-TQG176I IC FPGA MX SGL CHIP 24K 176-TQFP
749204-2 68 50SR KIT,75D,UK
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A1020B-PQG100I 功能描述:IC FPGA 2K GATES 100-PQFP IND RoHS:是 類(lèi)別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:ACT™ 1 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門(mén)數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類(lèi)型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A1020BSB1 制造商:DBLECTRO 制造商全稱(chēng):DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSB2 制造商:DBLECTRO 制造商全稱(chēng):DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSD1 制造商:DBLECTRO 制造商全稱(chēng):DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSD2 制造商:DBLECTRO 制造商全稱(chēng):DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)