AC T 1 T i m i ng C har a c t e r i st i c s (continued) (W or s t - C as e M i l i" />
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛� A1010B-VQ80I
寤犲晢锛� Microsemi SoC
鏂囦欢闋佹暩(sh霉)锛� 19/98闋�
鏂囦欢澶�?銆�?/td> 0K
鎻忚堪锛� IC FPGA 1200 GATES 80-VQFP IND
妯�(bi膩o)婧�(zh菙n)鍖呰锛� 90
绯诲垪锛� ACT™ 1
LAB/CLB鏁�(sh霉)锛� 295
杓稿叆/杓稿嚭鏁�(sh霉)锛� 57
闁€鏁�(sh霉)锛� 1200
闆绘簮闆诲锛� 4.5 V ~ 5.5 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� -40°C ~ 85°C
灏佽/澶栨锛� 80-TQFP
渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁濓細 80-VQFP锛�14x14锛�
26
AC T 1 T i m i ng C har a c t e r i st i c s (continued)
(W or s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25掳C)
鈥樷€�1鈥� Speed
鈥楽td鈥� Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Global Clock Network
tCKH
Input Low to High
FO = 16
FO = 128
7.8
8.9
9.2
10.5
ns
tCKL
Input High to Low
FO = 16
FO = 128
10.3
11.2
12.1
13.2
ns
tPWH
Minimum Pulse Width High
FO = 16
FO = 128
10.4
10.9
12.2
12.9
ns
tPWL
Minimum Pulse Width Low
FO = 16
FO = 128
10.4
10.9
12.2
12.9
ns
tCKSW
Maximum Skew
FO = 16
FO = 128
1.9
2.9
2.2
3.4
ns
tP
Minimum Period
FO = 16
FO = 128
21.7
23.2
25.6
27.3
ns
fMAX
Maximum Frequency
FO = 16
FO = 128
46
44
40
37
MHz
TTL Output Module Timing1
tDLH
Data to Pad High
12.1
14.2
ns
tDHL
Data to Pad Low
13.8
16.3
ns
tENZH
Enable Pad Z to High
12.0
14.1
ns
tENZL
Enable Pad Z to Low
14.6
17.1
ns
tENHZ
Enable Pad High to Z
16.0
18.8
ns
tENLZ
Enable Pad Low to Z
14.5
17.0
ns
dTLH
Delta Low to High
0.09
0.11
ns/pF
dTHL
Delta High to Low
0.12
0.15
ns/pF
CMOS Output Module Timing1
tDLH
Data to Pad High
15.1
17.7
ns
tDHL
Data to Pad Low
11.5
13.6
ns
tENZH
Enable Pad Z to High
12.0
14.1
ns
tENZL
Enable Pad Z to Low
14.6
17.1
ns
tENHZ
Enable Pad High to Z
16.0
18.8
ns
tENLZ
Enable Pad Low to Z
14.5
17.0
ns
dTLH
Delta Low to High
0.16
0.18
ns/pF
dTHL
Delta High to Low
0.09
0.11
ns/pF
Notes:
1.
Delays based on 50 pF loading.
2.
SSO information can be found in the Simultaneously Switching Output Limits for Actel FPGAs application note at
http://www.actel.com/appnotes.
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
A1010B-VQG80I IC FPGA 1200 GATES 80-VQFP IND
971-025-030R121 BACKSHELL DB25 DIECAST NKL 45DEG
A42MX16-2PQG100I IC FPGA MX SGL CHIP 24K 100-PQFP
CAT24C05YI-GT3 IC EEPROM 4KBIT 400KHZ 8TSSOP
A42MX16-2PQ100I IC FPGA MX SGL CHIP 24K 100-PQFP
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
A1010B-VQG80C 鍔熻兘鎻忚堪:IC FPGA 1200 GATES 80-VQFP COM RoHS:鏄� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:ACT™ 1 妯�(bi膩o)婧�(zh菙n)鍖呰:40 绯诲垪:SX-A LAB/CLB鏁�(sh霉):6036 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�(j矛):- 杓稿叆/杓稿嚭鏁�(sh霉):360 闁€鏁�(sh霉):108000 闆绘簮闆诲:2.25 V ~ 5.25 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:0°C ~ 70°C 灏佽/澶栨:484-BGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:484-FPBGA锛�27X27锛�
A1010B-VQG80I 鍔熻兘鎻忚堪:IC FPGA 1200 GATES 80-VQFP IND RoHS:鏄� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:ACT™ 1 妯�(bi膩o)婧�(zh菙n)鍖呰:40 绯诲垪:SX-A LAB/CLB鏁�(sh霉):6036 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�(j矛):- 杓稿叆/杓稿嚭鏁�(sh霉):360 闁€鏁�(sh霉):108000 闆绘簮闆诲:2.25 V ~ 5.25 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:0°C ~ 70°C 灏佽/澶栨:484-BGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:484-FPBGA锛�27X27锛�
A1010J1AQE2 鍒堕€犲晢:Switchcraft 鍔熻兘鎻忚堪:TOGGLE SWITCH
A1010-JQ44B 鍒堕€犲晢:鏈煡寤犲 鍒堕€犲晢鍏ㄧū:鏈煡寤犲 鍔熻兘鎻忚堪:Field Programmable Gate Array (FPGA)
A1010-JQ44C 鍒堕€犲晢:鏈煡寤犲 鍒堕€犲晢鍏ㄧū:鏈煡寤犲 鍔熻兘鎻忚堪:Field Programmable Gate Array (FPGA)