參數(shù)資料
型號(hào): 95V857CGLF8
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 95V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
封裝: 0.240 INCH, TSSOP-48
文件頁(yè)數(shù): 10/15頁(yè)
文件大?。?/td> 215K
代理商: 95V857CGLF8
4
ICS95V857-XXX
Preliminary Product Preview
0674I—03/28/03
Absolute Maximum Ratings
Supply Voltage (VDD & AVDD) . . . . . . . . . . . -0.5V to 4.6V
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . . GND –0.5 V to VDD + 0.5 V
Ambient Operating Temperature . . . . . . . . . . 0°C to +85°C
Storage Temperature . . . . . . . . . . . . . . . . . . . –65°C to +150°C
Stresses above those listed under
Absolute Maximum Ratings may cause permanent damage to the device. These
ratings are stress specifications only and functional operation of the device at these or any other conditions above those
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Electrical Characteristics - Input/Supply/Common Output Parameters
TA = 0 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
Input High Current
IIH
VI = VDD or GND
5
A
Input Low Current
IIL
VI = VDD or GND
5
A
IDD2.5
CL = 0pf @ 200MHz
145
mA
IDDPD
CL = 0pf
100
A
High Impedance
Output Current
IOZ
VDD = 2.7V, Vout = VDD or
GND
±10
mA
Input Clamp Voltage
VIK
VDD = 2.3V Iin = -18mA
-1.2
V
IOH = -1 mA
VDD - 0.1
V
IOH = -12 mA
1.7V
V
IOL =1 mA
0.1
V
IOH =12 mA
0.6
V
Input Capacitance
1
CIN
VI = GND or VDD
2.5
3.5
pF
1Guaranteed by design at 233MHz, not 100% tested in production.
Operating Supply
Current
High-level output
voltage
VOH
Low-level output voltage
VOL
相關(guān)PDF資料
PDF描述
95V857CGLF 95V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
95VLP857AHLF-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA56
95VLP857AKLF-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40
95VLP857AGLF-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
9601DM 96 SERIES, MONOSTABLE MULTIVIBRATOR, CDIP14
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
95VLP857AGLF 功能描述:IC CLK BUF DDR 233MHZ 1CIRC 制造商:idt, integrated device technology inc 系列:- 包裝:管件 零件狀態(tài):過(guò)期 PLL:是 主要用途:存儲(chǔ)器,DDR 輸入:LVCMOS 輸出:SSTL-2 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大值:233MHz 電壓 - 電源:2.3 V ~ 2.7 V 工作溫度:0°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:48-TFSOP(0.240",6.10mm 寬) 供應(yīng)商器件封裝:48-TSSOP 標(biāo)準(zhǔn)包裝:39
95VLP857AGLFT 功能描述:IC CLK BUF DDR 233MHZ 1CIRC 制造商:idt, integrated device technology inc 系列:- 包裝:帶卷(TR) 零件狀態(tài):過(guò)期 PLL:是 主要用途:存儲(chǔ)器,DDR 輸入:LVCMOS 輸出:SSTL-2 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大值:233MHz 電壓 - 電源:2.3 V ~ 2.7 V 工作溫度:0°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:48-TFSOP(0.240",6.10mm 寬) 供應(yīng)商器件封裝:48-TSSOP 標(biāo)準(zhǔn)包裝:1,000
95VLP857AHLF 制造商:Integrated Device Technology Inc 功能描述:IDT 95VLP857AHLF, Zero Delay PLL Clock Driver Single 45MHz to 233MHz 56-Pin CABGA Tray
95VLP857AHLFT 功能描述:IC CLK BUF DDR 233MHZ 1CIRC 制造商:idt, integrated device technology inc 系列:- 包裝:帶卷(TR) 零件狀態(tài):過(guò)期 PLL:是 主要用途:存儲(chǔ)器,DDR 輸入:LVCMOS 輸出:SSTL-2 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大值:233MHz 電壓 - 電源:2.3 V ~ 2.7 V 工作溫度:0°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:56-VFBGA 供應(yīng)商器件封裝:56-CABGA(4.5x7.0) 標(biāo)準(zhǔn)包裝:2,500
95VLP857AKLF 制造商:Integrated Device Technology Inc 功能描述: