參數(shù)資料
型號: 935270442112
廠商: NXP SEMICONDUCTORS
元件分類: 編、解碼器及復(fù)用、解復(fù)用
英文描述: 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO20
封裝: 4.40 MM, PLASTIC, MO-153, SOT-360-1, TSSOP-20
文件頁數(shù): 13/17頁
文件大?。?/td> 144K
代理商: 935270442112
Philips Semiconductors
Product data
PCA9545
4-channel I2C switch with interrupt logic and reset
2002 Dec 13
5
DEVICE ADDRESS
Following a START condition the bus master must output the
address of the slave it is accessing. The address of the PCA9545 is
shown in Figure 4. To conserve power, no internal pullup resistors
are incorporated on the hardware selectable address pins and they
must be pulled HIGH or LOW.
A1 A0
00
SW00893
1
R/W
FIXED
HARDWARE SELECTABLE
Figure 4. Slave address
The last bit of the slave address defines the operation to be
performed. When set to logic 1, a read is selected while a logic 0
selects a write operation.
CONTROL REGISTER
Following the successful acknowledgement of the slave address,
the bus master will send a byte to the PCA9545, which will be stored
in the control register. If multiple bytes are received by the
PCA9545, it will save the last byte received. This register can be
written and read via the I2C bus.
SW00949
CHANNEL SELECTION BITS
INTERRUPT BITS
(READ ONLY)
(READ/WRITE)
6
5
4
2
1
0
7
3
CHANNEL 0
CHANNEL 1
CHANNEL 2
CHANNEL 3
INT0
INT1
INT2
INT3
INT3 INT2 INT1 INT0
B3
B2
B1
B0
Figure 5. Control Register
CONTROL REGISTER DEFINITION
One or several SCx/SDx downstream pair, or channel, is selected
by the contents of the control register. This register is written after
the PCA9545 has been addressed. The 2 LSBs of the control byte
are used to determine which channel is to be selected. When a
channel is selected, the channel will become active after a stop
condition has been placed on the I2C bus. This ensures that all
SCx/SDx lines will be in a HIGH state when the channel is made
active, so that no false conditions are generated at the time of
connection.
Table 1. Control Register; Write — Channel Selection/
Read — Channel Status
INT3
INT2
INT1
INT0
B3
B2
B1
B0
COMMAND
0
Channel 0
disabled
X
1
Channel 0
enabled
0
Channel 1
disabled
X
1
X
Channel 1
enabled
0
Channel 2
disabled
X
1
X
Channel 2
enabled
0
Channel 3
disabled
X
1
X
Channel 3
enabled
NOTE: Several channels can be enabled at the same time.
Ex: B3 = 0, B2 = 1, B1 = 1, B0 = 0, means that channel 0 and 3 are
disabled and channel 1 and 2 are enabled.
Care should be taken not to exceed the maximum bus capacity.
相關(guān)PDF資料
PDF描述
935270443118 12 2-BIT EXCHANGER, TRUE OUTPUT, PDSO56
935270444118 12 2-BIT EXCHANGER, TRUE OUTPUT, PDSO56
935270478518 1.8 V FIXED POSITIVE LDO REGULATOR, 0.5 V DROPOUT, PDSO7
935270479518 2.5 V FIXED POSITIVE LDO REGULATOR, 0.5 V DROPOUT, PDSO7
935270480518 2.8 V FIXED POSITIVE LDO REGULATOR, 0.5 V DROPOUT, PDSO7
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
935270713557 制造商:NXP Semiconductors 功能描述:SUB ONLY IC CHP
935270792551 制造商:NXP Semiconductors 功能描述:IC BUFF DVR TRI-ST 16BIT 56VFBGA
935270792557 制造商:NXP Semiconductors 功能描述:IC BUFF DVR TRI-ST 16BIT 56VFBGA
935270793551 制造商:NXP Semiconductors 功能描述:IC BUS TRCVR 3-ST 16BIT 56VFBGA
935270793557 制造商:NXP Semiconductors 功能描述:IC BUS TRCVR 3-ST 16BIT 56VFBGA