參數資料
型號: 74ALVT16260
廠商: NXP Semiconductors N.V.
英文描述: 12-bit to 24-bit multiplexed D-type latches(3-State)(12位至 24位多路D鎖存器(三態(tài)))
中文描述: 12位至24位復用D型鎖存器(3態(tài))(12位至24位多路?鎖存器(三態(tài)))
文件頁數: 10/14頁
文件大?。?/td> 91K
代理商: 74ALVT16260
Philips Semiconductors
Product specification
74ALVT16260
2.5V/3.3V 12-bit to 24-bit multiplexed D-type latches
(3-State)
1998 Jan 30
10
AC WAVEFORMS
V
M
= 1.5V for all waveforms
The outputs are measured one at a time with one transition per measurement.
t
w
V
M
V
M
3V
0V
INPUT
SA00437
Figure 1. Pulse duration
V
M
V
M
3V
0V
INPUT
t
PLH
V
M
V
M
V
OH
V
OL
t
PHL
V
OH
V
OL
V
M
V
M
t
PHL
t
PLH
OUTPUT
OUTPUT
SA00438
All input pulses are supplied by generators having the following
characteristics: PRR
10MHz, Z
O
= 50
, t
r
2.5ns, t
f
2.5ns.
Figure 2. Propagation delay times;
inverting and non-inverting outputs
V
M
V
M
3V
0V
DATA INPUT
0V
3V
TIMING INPUT
V
M
t
su
t
h
SA00439
Figure 3. Setup and hold times
V
M
V
M
3V
0V
OUTPUT
CONTROL
t
PZL
V
M
V
OL
+ 0.3V
3.5V
V
OL
t
PLZ
V
OH
0V
V
OH
– 0.3V
t
PZH
t
PHZ
OUTPUT
WAVEFORM 1
S1 AT 7V
V
M
OUTPUT
WAVEFORM 2
S1 AT OPEN
SA00440
Waveform 1 is for an output with internal conditions such that the
output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the
output is high except when disabled by the output control.
Figure 4. Enable and disable times;
low- and high-level enabling
TEST LOAD CIRCUIT
C
= 50pF
(INCLUDES PROBE AND
JIG CAPACITANCE)
500
500
FROM OUTPUT UNDER TEST
S1
7V
OPEN
GND
Load Circuit for Outputs
TEST
t
PLH
/t
PHL
t
PLZ
/t
PZL
t
PHZ
/t
PZH
S1
Open
7V
Open
SA00441
Figure 5. Test load circuit
相關PDF資料
PDF描述
74ALVT162731DGG LCA4/0-14 BENT 45 DEG- RoHS Compliant: Yes
74ALVT162731DL 2.5V/3.3V 1-to-4 address register/driver with 30ohm termination resistors 3-State
74ALVT162731 2.5V/3.3V 1-to-4 address register/ driver with 30Ω termination resistors (3-State)(帶30 Ω終端電阻器的2.5V/3.3V 1至4地址寄存器/驅動器 (三態(tài)))
74ALVT162821 2.5V/3.3V 20-bit bus-interface D-type flip-flop; positive-edge trigger with 30Ω termination resistors(3-State)(帶30 Ω終端電阻器2.5V/3.3V 20位總線接口上升沿觸發(fā)D觸發(fā)器(三態(tài)))
74ALVT162823 18-bit bus-interface D-type flip-flop with reset and enable with 30Ω termination resistors (3-State)(帶30 Ω終端電阻器的具有復位和使能的18位總線接口D觸發(fā)器(三態(tài)))
相關代理商/技術參數
參數描述
74ALVT16260DG 功能描述:閉鎖 12-BIT TO 24-BIT MULITPLEXED D RoHS:否 制造商:Micrel 電路數量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel
74ALVT16260DGG 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:12-bit to 24-bit multiplexed D-type latches 3-State
74ALVT16260DGG,112 功能描述:閉鎖 12-BIT TO 24-BIT RoHS:否 制造商:Micrel 電路數量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel
74ALVT16260DGG,118 功能描述:閉鎖 12-BIT TO 24-BIT RoHS:否 制造商:Micrel 電路數量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel
74ALVT16260DG-T 功能描述:閉鎖 12-BIT TO 24-BIT MULITPLEXED D RoHS:否 制造商:Micrel 電路數量:1 邏輯類型:CMOS 邏輯系列:TTL 極性:Non-Inverting 輸出線路數量:9 高電平輸出電流: 低電平輸出電流: 傳播延遲時間: 電源電壓-最大:12 V 電源電壓-最小:5 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:SOIC-16 封裝:Reel