![](http://datasheet.mmic.net.cn/380000/-PD753206_datasheet_16744896/-PD753206_16.png)
16
LIST OF FIGURES (1/4)
Figure No.
Title
Page
3-1
3-2
3-3
3-4
3-5
3-6
3-7
Selecting MBE = 0 Mode and MBE = 1 Mode ..................................................................................... 48
Data Memory Configuration and Addressing Range for Each Addressing Mode ................................ 50
Static RAM Address Update Method ................................................................................................... 56
Example of Using Register Banks ....................................................................................................... 64
General-Purpose Register Configuration (for 4-bit operation) ............................................................. 66
General-Purpose Register Configuration (for 8-bit operation) ............................................................. 67
μ
PD753208 I/O Map ............................................................................................................................ 70
4-1
4-2
4-3
4-4
4-5
4-6
4-7
4-8
4-9
4-10
4-11
4-12
4-13
4-14
4-15
Stack Bank Select Register Format ..................................................................................................... 76
Program Counter Structure .................................................................................................................. 77
Program Memory Map (1/4) ................................................................................................................. 79
Data Memory Map ............................................................................................................................... 85
Configuration of Display Data Memory ................................................................................................ 87
General-Purpose Register Configuration ............................................................................................. 88
Register Pair Configuration .................................................................................................................. 88
Accumulators ....................................................................................................................................... 89
Stack Pointer and Stack Bank Selection Register Configuration ......................................................... 90
Data Saved in Stack Memory (Mk I mode) .......................................................................................... 91
Data Restored from Stack Memory (Mk I mode) ................................................................................. 91
Data Saved in Stack Memory (Mk II mode) ......................................................................................... 92
Data Restored from Stack Memory (MkII mode) ................................................................................. 92
Program Status Word Format .............................................................................................................. 93
Bank Selection Register Format .......................................................................................................... 97
5-1
5-2
5-3
5-4
5-5
5-6
5-7
5-8
5-9
5-10
5-11
5-12
5-13
5-14
5-15
5-16
5-17
5-18
5-19
5-20
Digital Ports Data Memory Addresses ................................................................................................. 99
Port 0, 1 Configuration ....................................................................................................................... 101
Port 3, 6 Configuration ....................................................................................................................... 102
Port 2 Configuration ........................................................................................................................... 102
Port 5 Configuration ........................................................................................................................... 103
Port 8, 9 Configuration ....................................................................................................................... 104
Port Mode Register Formats .............................................................................................................. 106
Pull-Up Resistor Register Format ...................................................................................................... 113
I/O Timing of Digital I/O Port .............................................................................................................. 114
ON Timing of Internal Pull-up Resistor Connected via Software ....................................................... 115
Clock Generator Block Diagram......................................................................................................... 116
Format of Processor Clock Control Register...................................................................................... 119
System Clock Oscillator External Circuit............................................................................................ 120
Example of Connecting Oscillator Incorrectly .................................................................................... 121
Switching to/from CPU Clock ............................................................................................................. 124
Clock Output Circuit Block Diagram ................................................................................................... 125
Clock Output Mode Register Format.................................................................................................. 126
Application Example of Remote Control Waveform Output................................................................ 127
Basic Interval Timer/Watchdog Timer Block Diagram ........................................................................ 128
Basic Interval Timer Mode Register Format....................................................................................... 130