VCC GND CLK2 V
參數(shù)資料
型號: XRT8000IP-F
廠商: Exar Corporation
文件頁數(shù): 18/24頁
文件大?。?/td> 0K
描述: IC WAN CLOCK E1/E1 DUAL 18PDIP
產(chǎn)品變化通告: XRT obsolescence 05/Mar/2012
標(biāo)準(zhǔn)包裝: 41
類型: 時(shí)鐘/頻率發(fā)生器,同步器,多路復(fù)用器
PLL:
主要目的: 電信
輸入: 時(shí)鐘
輸出: 時(shí)鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/無
頻率 - 最大: 2.048MHz
電源電壓: 3.135 V ~ 5.25 V
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 18-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 18-PDIP
包裝: 管件
XRT8000
3
Rev. 1.11
PIN CONFIGURATION
SCLK
CSB
SDI
VCC
GND
CLK2
VCC
LOCKDET
SDO
SYNC
FIN
GND
CLK1
VCC
MSB
VCC
GND
18 Lead PDIP (0.300”)
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
18 Lead SOIC (Jedec, 0.300”)
SCLK
CSB
SDI
VCC
GND
CLK2
VCC
LOCKDET
SDO
SYNC
FIN
GND
CLK1
VCC
MSB
VCC
GND
18
1
10
9
2
3
4
5
6
7
15
14
13
12
11
17
16
8
PIN DESCRIPTION
Symbol
Pin#
Type
Description
SDO
1
O
Serial Data Output (Microprocessor Serial Interface). Data output from the command reg-
isters.
SYNC
2
O
An 8kHz Signal SubDivided From FIN. This output can be threestated via CR5. SYNC can
be used to synchronize other XRT8000 which are configured in slave modes.
FIN
3
I
Reference Frequency Input.
GND
4
Digital Ground.
GND
5
Digital Ground.
CLK1
6
O
Clock 1. Output of the phase-locked loop 1.
VCC
7
Digital Positive Power Supply.
MSB
8
I
Master/Slave Mode Select Input. If this input is high, then the MASTER mode is selected. If
this input is low, then the SLAVE mode is enabled. This pin is internally pulled up via 100KW
resistor.
GND
9
Analog Ground.
VCC
10
Analog Positive Supply.
LOCKDET
11
O
Lock Detect. This output is high when both phase-locked loops are in lock and will go low if
either one of the phase locked loops loses lock.
VCC
12
Digital Positive Power Supply.
CLK2
13
O
Clock 2. Output of the phase-locked loop 2.
GND
14
Digital Ground.
VCC
15
Digital Positive Power Supply.
SDI
16
I
Serial Data Input (Microprocessor Serial Interface) Data input to the command registers.
CSB
17
I
Chip Select Not (Microprocessor Serial Interface) . When this input is low the data in and
out will be shifted in the appropriate registers. Internal pull up (100K).
SCLK
18
I
Serial Clock Input (Microprocessor Serial Interface) . This clock will serve as a reference
to the data streams to SDI and SDO (the positive edge of SCLK is used to latch the data).
相關(guān)PDF資料
PDF描述
XRT8001IP-F IC WAN CLOCK E1/E1 DUAL 18PDIP
XRT8010IL-F IC CLK MULTIPLR LVDS 16QFN
XRT8020IL-F IC CLK MULTIPLR LVDS 16QFN
XRT91L31IQ IC TXRX SONET/SDH 8BIT 64QFP
XRT91L33IG-F IC MULTIRATE CDR 20TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XRT8001 制造商:EXAR 制造商全稱:EXAR 功能描述:WAN Clock for T1 and E1 Systems
XRT8001ES 功能描述:鎖相環(huán) - PLL WAN CLOCK RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
XRT8001ID 制造商:Exar Corporation 功能描述:WAN Clock 18-Pin SOIC W
XRT8001ID-F 功能描述:鎖相環(huán) - PLL 3.3V-5V temp -45 to 85C RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
XRT8001ID-F 制造商:Exar Corporation 功能描述:WAN Clock IC