<table id="02glc"><meter id="02glc"></meter></table>
    參數(shù)資料
    型號: XR16C2550IMTR-F
    廠商: Exar Corporation
    文件頁數(shù): 14/37頁
    文件大?。?/td> 0K
    描述: IC UART FIFO 16B DUAL 48TQFP
    標(biāo)準(zhǔn)包裝: 1,500
    特點: *
    通道數(shù): 2,DUART
    FIFO's: 16 字節(jié)
    規(guī)程: RS232,RS485
    電源電壓: 2.97 V ~ 5.5 V
    帶故障啟動位檢測功能:
    帶調(diào)制解調(diào)器控制功能:
    帶CMOS:
    安裝類型: 表面貼裝
    封裝/外殼: 48-TQFP
    供應(yīng)商設(shè)備封裝: 48-TQFP(7x7)
    包裝: 帶卷 (TR)
    XR16C2550
    21
    REV. 1.0.2
    2.97V TO 5.5V DUART WITH 16-BYTE FIFO
    LCR[5]: TX and RX Parity Select
    If the parity bit is enabled, LCR bit-5 selects the forced parity format.
    LCR[5] = logic 0, parity is not forced (default).
    LCR[5] = logic 1 and LCR[4] = logic 0, parity bit is forced to a logical 1 for the transmit and receive data.
    LCR[5] = logic 1 and LCR[4] = logic 1, parity bit is forced to a logical 0 for the transmit and receive data.
    LCR[6]: Transmit Break Enable
    When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a
    “space’, logic 0, state). This condition remains, until disabled by setting LCR bit-6 to a logic 0.
    Logic 0 = No TX break condition (default).
    Logic 1 = Forces the transmitter output (TX) to a “space”, logic 0, for alerting the remote receiver of a line
    break condition.
    LCR[7]: Baud Rate Divisors (DLL/DLM) Enable
    Logic 0 = Data registers are selected (default).
    Logic 1 = Divisor latch registers are selected.
    4.7
    Modem Control Register (MCR) or General Purpose Outputs Control - Read/Write
    The MCR register is used for controlling the serial/modem interface signals or general purpose inputs/outputs.
    MCR[0]: DTR# Output
    The DTR# pin is a modem control output. If the modem interface is not used, this output may be used as a
    general purpose output.
    Logic 0 = Force DTR# output to a logic 1 (default).
    Logic 1 = Force DTR# output to a logic 0.
    MCR[1]: RTS# Output
    The RTS# pin is a modem control output. If the modem interface is not used, this output may be used as a
    general purpose output.
    Logic 0 = Force RTS# output to a logic 1 (default).
    Logic 1 = Force RTS# output to a logic 0.
    MCR[2]: Reserved
    OP1# is not available as an output pin on the 2550. But it is available for use during Internal Loopback Mode.
    In the Loopback Mode, this bit is used to write the state of the modem RI# interface signal.
    TABLE 10: PARITY SELECTION
    LCR BIT-5 LCR BIT-4 LCR BIT-3
    PARITY SELECTION
    X
    0
    No parity
    0
    1
    Odd parity
    0
    1
    Even parity
    1
    0
    1
    Force parity to mark, “1”
    1
    Forced parity to space, “0”
    相關(guān)PDF資料
    PDF描述
    ST78C34CP40-F IC UART FIFO 83B 40PDIP
    XR16M2551IL32TR-F IC UART FIFO 16B DUAL 32QFN
    XR16L2551ILTR-F IC UART FIFO 16B DUAL 32QFN
    XR16L2750IMTR-F IC UART FIFO 64B DUAL 48TQFP
    XR16L2552IJTR-F IC UART FIFO 16B DUAL 44PLCC
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XR16C2550IP 制造商:EXAR 制造商全稱:EXAR 功能描述:2.97V TO 5.5V DUART WITH 16-BYTE FIFO
    XR16C2552 制造商:EXAR 制造商全稱:EXAR 功能描述:2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
    XR16C2552IJ 制造商:EXAR 制造商全稱:EXAR 功能描述:2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO
    XR16C2850 制造商:EXAR 制造商全稱:EXAR 功能描述:2.97V TO 5.5V DUAL UART WITH 128-BYTE FIFOS
    XR16C2850_05 制造商:EXAR 制造商全稱:EXAR 功能描述:2.97V TO 5.5V DUAL UART WITH 128-BYTE FIFOS