參數(shù)資料
型號: XPC860TCZP66D4
廠商: MOTOROLA INC
元件分類: 微控制器/微處理器
英文描述: Family Hardware Specifications
中文描述: 32-BIT, 66 MHz, RISC PROCESSOR, PBGA357
封裝: PLASTIC, BGA-357
文件頁數(shù): 13/76頁
文件大小: 857K
代理商: XPC860TCZP66D4
MOTOROLA
MPC860 Family Hardware Specifications
13
References
7.6
References
Semiconductor Equipment and Materials International
805 East Middlefield Rd
Mountain View, CA 94043
MIL-SPEC and EIA/JESD (JEDEC) specifications
(Available from Global Engineering Documents)
JEDEC Specifications
1. 1. C.E. Triplett and B. Joiner, “An Experimental Characterization of a 272 PBGA
Within an Automotive Engine Controller Module,” Proceedings of SemiTherm, San
Diego, 1998, pp. 47
54.
2. 2. B. Joiner and V. Adams, “Measurement and Simulation of Junction to Board
Thermal Resistance and Its Application in Thermal Modeling,” Proceedings of
SemiTherm, San Diego, 1999, pp. 212
220.
(415) 964-5111
800-854-7179 or
303-397-7956
http://www.jedec.org
Part VIII Layout Practices
Each V
DD
pin on the MPC860 should be provided with a low-impedance path to the board’s
supply. Each GND pin should likewise be provided with a low-impedance path to ground.
The power supply pins drive distinct groups of logic on chip. The V
DD
power supply should
be bypassed to ground using at least four 0.1 μF-bypass capacitors located as close as
possible to the four sides of the package. The capacitor leads and associated printed circuit
traces connecting to chip V
DD
and GND should be kept to less than half an inch per
capacitor lead. A four-layer board is recommended, employing two inner layers as V
CC
and
GND planes.
All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace
interconnection length should be minimized in order to minimize undershoot and
reflections caused by these fast output switching times. This recommendation particularly
applies to the address and data busses. Maximum PC trace lengths of 6 inches are
recommended. Capacitance calculations should consider all device loads as well as
parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing
becomes especially critical in systems with higher capacitive loads because these loads
create higher transient currents in the V
CC
and GND circuits. Pull up all unused inputs or
signals that will be inputs during reset. Special care should be taken to minimize the noise
levels on the PLL supply pins.
Part IX Bus Signal Timing
Table 9-6 provides the bus operation timing for the MPC860 at 33, 40, 50, and 66 MHz.
The maximum bus speed supported by the MPC860 is 66 MHz. Higher-speed parts must
be operated in half-speed bus mode (for example, an MPC860 used at 80 MHz must be
configured for a 40 MHz bus).
相關(guān)PDF資料
PDF描述
XPC860DTCZP66D4 Family Hardware Specifications
XPC860xxx Power Entry Modules RoHS Compliant: Yes
XPC855TZP66D4 Family Hardware Specifications
XPC860DECZP66D4 Family Hardware Specifications
XPC860DEZP66D4 Family Hardware Specifications
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XPC860TZP50B5 制造商:Rochester Electronics LLC 功能描述:- Bulk
XPC860TZP50D3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Family Hardware Specifications
XPC860TZP50D4 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Family Hardware Specifications
XPC860TZP66D3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Family Hardware Specifications
XPC860TZP66D4 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Family Hardware Specifications