<span id="wu4wb"><pre id="wu4wb"></pre></span>
<code id="wu4wb"></code><table id="wu4wb"><delect id="wu4wb"><sup id="wu4wb"></sup></delect></table>
  • <code id="wu4wb"></code>
  • <li id="wu4wb"></li>
    <dfn id="wu4wb"></dfn>
    參數(shù)資料
    型號: XCV812E-8FG900C
    廠商: Xilinx Inc
    文件頁數(shù): 40/118頁
    文件大?。?/td> 0K
    描述: IC FPGA 1.8V C-TEMP 900-FBGA
    產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
    標(biāo)準(zhǔn)包裝: 1
    系列: Virtex®-E EM
    LAB/CLB數(shù): 4704
    邏輯元件/單元數(shù): 21168
    RAM 位總計: 1146880
    輸入/輸出數(shù): 556
    門數(shù): 254016
    電源電壓: 1.71 V ~ 1.89 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 85°C
    封裝/外殼: 900-BBGA
    供應(yīng)商設(shè)備封裝: 900-FBGA
    Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
    Module 2 of 4
    DS025-2 (v3.0) March 21, 2014
    24
    R
    — OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
    Board-level de-skew is not required for low-fanout clock net-
    works. It is recommended for systems that have fanout lim-
    itations on the clock network, or if the clock distribution chip
    cannot handle the load.
    Do not use the DLL output clock signals until after activation
    of the LOCKED signal. Prior to the activation of the
    LOCKED signal, the DLL output clocks are not valid and
    can exhibit glitches, spikes, or other spurious movement.
    The dll_mirror_1 files in the xapp132.zip file show the VHDL
    and Verilog implementation of this circuit.
    De-Skew of Clock and Its 2x Multiple
    The circuit shown in Figure 29 implements a 2x clock multi-
    plier and also uses the CLK0 clock output with zero ns skew
    between registers on the same chip. A clock divider circuit
    could alternatively be implemented using similar connec-
    tions.
    Because any single DLL can access only two BUFGs at
    most, any additional output clock signals must be routed
    from the DLL in this example on the high speed backbone
    routing.
    The dll_2x files in the xapp132.zip file show the VHDL and
    Verilog implementation of this circuit.
    Virtex-E 4x Clock
    Two DLLs located in the same half-edge (top-left, top-right,
    bottom-right, bottom-left) can be connected together, with-
    out using a BUFG between the CLKDLLs, to generate a 4x
    clock as shown in Figure 30. Virtex-E devices, like the Virtex
    devices, have four clock networks that are available for inter-
    nal de-skewing of the clock. Each of the eight DLLs have
    access to two of the four clock networks. Although all the
    DLLs can be used for internal de-skewing, the presence of
    two GCLKBUFs on the top and two on the bottom indicate
    that only two of the four DLLs on the top (and two of the four
    DLLs on the bottom) can be used for this purpose.
    The dll_4xe files in the xapp 32.zip file show the DLL imple-
    mentation in Verilog for Virtex-E devices. These files can be
    found at:
    Using Block SelectRAM+ Features
    The Virtex FPGA Series provides dedicated blocks of
    on-chip, true dual-read/write port synchronous RAM, with
    4096 memory cells. Each port of the block SelectRAM+
    memory can be independently configured as a read/write
    port, a read port, a write port, and can be configured to a
    specific data width. block SelectRAM+ memory offers new
    capabilities, allowing FPGA designers to simplify designs.
    Figure 28: DLL De-skew of Board Level Clock
    Figure 29: DLL De-skew of Clock and 2x Multiple
    ds022_029_121099
    CLK0
    CLK90
    CLK180
    CLK270
    CLK2X
    CLKDV
    LOCKED
    CLKIN
    CLKFB
    RST
    CLKDLL
    OBUF
    IBUFG
    CLK0
    CLK90
    CLK180
    CLK270
    CLK2X
    CLKDV
    LOCKED
    CLKIN
    CLKFB
    RST
    CLKDLL
    BUFG
    IBUFG
    Non-Virtex-E Chip
    Other Non_Virtex-E Chips
    Virtex-E Device
    CLK0
    CLK90
    CLK180
    CLK270
    CLK2X
    CLKDV
    LOCKED
    CLKIN
    CLKFB
    RST
    ds022_030_121099
    CLKDLL
    BUFG
    IBUFG
    IBUF
    OBUF
    BUFG
    Figure 30: DLL Generation of 4x Clock in Virtex-E
    Devices
    ds022_031_041901
    RST
    CLKFB
    CLKIN
    CLKDLL-S
    LOCKED
    CLKDV
    INV
    BUFG
    OBUF
    IBUFG
    CLK2X
    CLK0
    CLK90
    CLK180
    CLK270
    RST
    CLKFB
    CLKIN
    CLKDLL-P
    LOCKED
    CLKDV
    CLK2X
    CLK0
    CLK90
    CLK180
    CLK270
    相關(guān)PDF資料
    PDF描述
    XE8801AMI000WP SENSING MACHINE WITH 16 + 10 BIT
    XE8802MI035LF IC DAS 16BIT FLASH 8K 100-LQFP
    XE8805AMI028LF IC DAS 16BIT FLASH 8K MTP 64LQFP
    XE8807AMI026TLF IC MCU LOW PWR MTP FLASH 32-TQFP
    XIO2200AGGW IC PCI-EXPRESS/BUS BRIDGE 176BGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XCV812E-8FG900I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
    XCVR-040L31 制造商:WWP 功能描述:
    XCW 10 制造商:G & J HALL 功能描述:COUNTERSINK HEXIBIT 10MM 制造商:G & J HALL 功能描述:COUNTERSINK, HEXIBIT, 10MM 制造商:G & J HALL 功能描述:COUNTERSINK, HEXIBIT, 10MM; Drill Bit Size Metric:10mm; Overall Length:30.5mm; SVHC:No SVHC (19-Dec-2012); Countersink Angle:90; Drill Bit Type:Countersink; Drill Point Diameter:10mm; External Diameter:10mm; Head Diameter:10mm; ;RoHS Compliant: NA
    XCW10 制造商:G & J HALL 功能描述:COUNTERSINK HEXIBIT
    XCW15 制造商:G & J HALL 功能描述:COUNTERSINK HEXIBIT