參數(shù)資料
型號: XCR3032XL-10CS48I
廠商: Xilinx Inc
文件頁數(shù): 12/12頁
文件大小: 0K
描述: IC CPLD 3.3V ZERO PWR 48-CSP
標(biāo)準(zhǔn)包裝: 416
系列: CoolRunner XPLA3
可編程類型: 系統(tǒng)內(nèi)可編程(最少 1K 次編程/擦除循環(huán))
最大延遲時間 tpd(1): 9.1ns
電壓電源 - 內(nèi)部: 2.7 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 2
宏單元數(shù): 32
門數(shù): 750
輸入/輸出數(shù): 36
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-FBGA,CSPBGA
供應(yīng)商設(shè)備封裝: 48-CSBGA(7x7)
包裝: 托盤
CoolRunner XPLA3 CPLD
DS012 (v2.5) May 26, 2009
Product Specification
R
JTAG and ISP Interfacing
A number of industry-established methods exist for
JTAG/ISP interfacing with CPLDs and other integrated cir-
cuits. The CoolRunner XPLA3 family supports the following
methods:
Xilinx HW 130
PC Parallel Port
Workstation or PC Serial Port
Embedded Processor
Automated Test Equipment
Third Party Programmers
Xilinx ISP Programming Tools
Table 6: Low-level ISP Commands
Instruction
(Register Used)
Instruction
Code
Description
Enable
(ISP Shift Register)
01001
Enables the Erase, Program, and Verify commands. Using the Enable instruction
before the Erase, Program, and Verify instructions allows the user to specify the
outputs of the device using the JTAG Boundary-Scan Sample/Preload command.
Erase
(ISP Shift Register)
01010
Erases the entire EEPROM array. User can define the outputs during this
operation by using the JTAG Sample/Preload command.
Program
(ISP Shift Register)
01011
Programs the data in the ISP Shift Register into the addressed EEPROM row. The
outputs can be defined by using the JTAG Sample/Preload command.
Disable
(ISP Shift Register)
10000
Allows the user to leave ISP mode. It selects the ISP register to be directly
connected between TDO and TDI.
Verify
(ISP Shift Register)
01100
Transfers the data from the addressed row to the ISP Shift Register. The data can
then be shifted out and compared with the JEDEC file. The user can define the
outputs during this operation.
相關(guān)PDF資料
PDF描述
RCM11DSUI CONN EDGECARD 22POS DIP .156 SLD
EMC50DREI-S93 CONN EDGECARD 100POS .100 EYELET
EMC35DRAH-S734 CONN EDGECARD 70POS .100 R/A PCB
XC9572XL-7PCG44C IC CPLD 72 MCELL C-TEMP 44-PLCC
GEC10DRES CONN EDGECARD 20POS .100 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCR3032XL-10CSG48C 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 750 GATES 32 MCRCLLS 125MHZ 0.35UM 3.3 - Trays 制造商:Xilinx 功能描述:XLXXCR3032XL-10CSG48C IC SYSTEM GATE
XCR3032XL-10CSG48I 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 750 GATES 32 MCRCLLS 125MHZ 0.35UM 3.3 - Trays
XCR3032XL-10PC44C 制造商:XILINX 制造商全稱:XILINX 功能描述:XCR3032XL 32 Macrocell CPLD
XCR3032XL-10PC44I 功能描述:IC CPLD 3.3V ZERO PWR 44-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復(fù)雜可編程邏輯器件) 系列:CoolRunner XPLA3 標(biāo)準(zhǔn)包裝:24 系列:CoolRunner II 可編程類型:系統(tǒng)內(nèi)可編程 最大延遲時間 tpd(1):7.1ns 電壓電源 - 內(nèi)部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數(shù)目:24 宏單元數(shù):384 門數(shù):9000 輸入/輸出數(shù):173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28) 包裝:托盤
XCR3032XL-10VQ44C 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 750 GATES 32 MCRCLLS 125MHZ 0.35UM 3.3 - Trays