<small id="rfiov"><noframes id="rfiov">
  • <small id="rfiov"><menu id="rfiov"><label id="rfiov"></label></menu></small>
  • <thead id="rfiov"><xmp id="rfiov"><big id="rfiov"></big>
    <big id="rfiov"></big>
    參數(shù)資料
    型號: XC6SLX9-2FT256I
    廠商: Xilinx Inc
    文件頁數(shù): 10/11頁
    文件大?。?/td> 0K
    描述: IC FPGA SPARTAN 6 256FTGBGA
    標(biāo)準(zhǔn)包裝: 90
    系列: Spartan® 6 LX
    LAB/CLB數(shù): 715
    邏輯元件/單元數(shù): 9152
    RAM 位總計(jì): 589824
    輸入/輸出數(shù): 186
    電源電壓: 1.14 V ~ 1.26 V
    安裝類型: 表面貼裝
    工作溫度: -40°C ~ 100°C
    封裝/外殼: 256-LBGA
    供應(yīng)商設(shè)備封裝: 256-FTBGA
    Spartan-6 Family Overview
    DS160 (v2.0) October 25, 2011
    Product Specification
    8
    Low-Power Gigabit Transceiver
    Ultra-fast data transmission between ICs, over the backplane, or over longer distances is becoming increasingly popular and
    important. It requires specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity
    issues at these high data rates.
    All Spartan-6 LXT devices have 2–8 gigabit transceiver circuits. Each GTP transceiver is a combined transmitter and
    receiver capable of operating at data rates up to 3.2 Gb/s. The transmitter and receiver are independent circuits that use
    separate PLLs to multiply the reference frequency input by certain programmable numbers between 2 and 25, to become
    the bit-serial data clock. Each GTP transceiver has a large number of user-definable features and parameters. All of these
    can be defined during device configuration, and many can also be modified during operation.
    Transmitter
    The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 8, 10, 16, or 20. The transmitter
    output drives the PC board with a single-channel differential current-mode logic (CML) output signal.
    TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from
    the internal logic. The incoming parallel data is fed through a small FIFO and can optionally be modified with the 8B/10B
    algorithm to guarantee a sufficient number of transitions. The bit-serial output signal drives two package pins with
    complementary CML signals. This output signal pair has programmable signal swing as well as programmable pre-
    emphasis to compensate for PC board losses and other interconnect characteristics.
    Receiver
    The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit serial differential signal into a parallel
    stream of words, each 8, 10, 16, or 20 bits wide. The receiver takes the incoming differential data stream, feeds it through a
    programmable equalizer (to compensate for the PC board and other interconnect characteristics), and uses the FREF input
    to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ)
    encoding and optionally guarantees sufficient data transitions by using the 8B/10B encoding scheme. Parallel data is then
    transferred into the FPGA logic using the RXUSRCLK clock. The serial-to-parallel conversion ratio can be 8, 10, 16, or 20.
    Integrated Endpoint Block for PCI Express Designs
    The PCI Express standard is a packet-based, point-to-point serial interface standard. The differential signal transmission
    uses an embedded clock, which eliminates the clock-to-data skew problems of traditional wide parallel buses.
    The PCI Express Base Specification 1.1 defines bit rate of 2.5 Gb/s per lane, per direction (transmit and receive). When
    using 8B/10B encoding, this supports a data rate of 2.0 Gb/s per lane.
    The Spartan-6 LXT devices include one integrated Endpoint block for PCI Express technology that is compliant with the PCI
    Express Base Specification Revision 1.1. This block is highly configurable to system design requirements and operates as
    a compliant single lane Endpoint. The integrated Endpoint block interfaces to the GTP transceivers for serialization/de-
    serialization, and to block RAMs for data buffering. Combined, these elements implement the physical layer, data link layer,
    and transaction layer of the protocol.
    Xilinx provides a light-weight (<200 LUT), configurable, easy-to-use LogiCORE IP that ties the various building blocks (the
    integrated Endpoint block for PCI Express technology, the GTP transceivers, block RAM, and clocking resources) into a
    compliant Endpoint solution. The system designer has control over many configurable parameters: maximum payload size,
    reference clock frequency, and base address register decoding and filtering.
    More information and documentation on solutions for PCI Express designs can be found at:
    相關(guān)PDF資料
    PDF描述
    XC6SLX9-L1FTG256C IC FPAG SPARTAN 6 9K 256FTGBGA
    93C66C-I/SN IC EEPROM 4KBIT 3MHZ 8SOIC
    XC6SLX9-L1CSG225C IC FPAG SPARTAN 6 9K 225CSGBGA
    XC6SLX9-2FTG256I IC FPAG SPARTAN 6 9K 256FTGBGA
    XC6SLX9-2CSG225I IC FPAG SPARTAN 6 9K 225CSGBGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XC6SLX9-2FTG256C 功能描述:IC FPAG SPARTAN 6 9K 256FTGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LX 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
    XC6SLX9-2FTG256I 功能描述:IC FPAG SPARTAN 6 9K 256FTGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LX 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
    XC6SLX9-2TQG144C 功能描述:IC FPGA SPARTAN-6 9K 144TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LX 標(biāo)準(zhǔn)包裝:60 系列:XP LAB/CLB數(shù):- 邏輯元件/單元數(shù):10000 RAM 位總計(jì):221184 輸入/輸出數(shù):244 門數(shù):- 電源電壓:1.71 V ~ 3.465 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:388-BBGA 供應(yīng)商設(shè)備封裝:388-FPBGA(23x23) 其它名稱:220-1241
    XC6SLX9-2TQG144I 功能描述:IC FPAG SPARTAN 6 9K 144TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LX 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
    XC6SLX9-3CPG196C 功能描述:IC FPAG SPARTAN 6 9K 196CPGBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan® 6 LX 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)