
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
88
05/18/07
3.1
Added typical values for n and r in
Table 3.
Changed the design software version that matches this data sheet above
Table 54 on
page 30.LVCMOS33, Slow and Fast, 2 mA, 4 mA, and 6 mA (
Table 56).
LVCMOS25, Slow and Fast, 2 mA and 4 mA, and Fast 12 mA
(Table 56).LVCMOS18, Slow and Fast, 2 mA, 4 mA, and 6 mA (
Table 56).
LVCMOS15 and LVCMOS12, Slow and Fast, 2 mA (
Table 56).Setup/Hold for Control Lines and Data Lines in
Table 62.Add TIDELAYPAT_JIT and revised TIDELAYRESOLUTION in Table 64, page 44 and added Notes 1 and 2. Revised TRCKO_FLAGS and TRDCK_DI_ECC encode only in Table 68. Revised Hold Times of Data/Control Pins to the Input Register Clock.
Setup/Hold times of {PCIN, CARRYCASCIN, MULTSIGNIN} input to P register CLK. Hold times of
some of the CE pins. Hold times of some of the RST pins. Hold times of {A, B} input to {P,
CARRYOUT} output using multiplier and {ACIN, BCIN} input to {P, CARRYOUT} output using
multiplier, CLK (AREG, BREG) to {P, CARRYOUT} output using multiplier, in
Table 69.
06/15/07
3.2
Changed the design software version that matches this data sheet above
Table 54 on
page 30.Date
Version
Revision