參數(shù)資料
型號(hào): XC4VFX20-11FFG672I
廠商: Xilinx Inc
文件頁(yè)數(shù): 3/9頁(yè)
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-4 FX 20K 672-FBGA
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-4 FX
LAB/CLB數(shù): 2136
邏輯元件/單元數(shù): 19224
RAM 位總計(jì): 1253376
輸入/輸出數(shù): 320
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 672-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 672-FCBGA(27x27)
配用: HW-V4-ML405-UNI-G-ND - EVALUATION PLATFORM VIRTEX-4
Virtex-4 Family Overview
DS112 (v3.1) August 30, 2010
Product Specification
3
R
SelectIO Technology
Up to 960 user I/Os
Wide selections of I/O standards from 1.5V to 3.3V
Extremely high-performance
-
600 Mb/s HSTL & SSTL (on all single-ended I/O)
-
1 Gb/s LVDS (on all differential I/O pairs)
True differential termination
Selected low-capacitance I/Os for improved signal
integrity
Same edge capture at input and output I/Os
Memory interface support for DDR and DDR-2
SDRAM, QDR-II, and RLDRAM-II.
ChipSync Technology
Integrated with SelectIO technology to simplify
source-synchronous interfaces
Per-bit deskew capability built in all I/O blocks (variable
input delay line)
Dedicated I/O and regional clocking resources (pin and
trees)
Built in data serializer/deserializer logic in all I/O and
clock dividers
Memory/Networking/Telecommunication interfaces up
to 1 Gb/s+ DDR
Digitally Controlled Impedance (DCI)
Active I/O Termination
Optional series or parallel termination
Temperature compensation
Configuration
256-bit AES bitstream decryption provides intellectual
property (IP) security
Improved bitstream error detection/correction capability
Fast SelectMAP configuration
JTAG support
Readback capability
90 nm Copper CMOS Process
1.2V Core Voltage
Flip-Chip Packaging
Pb-Free packages available with production devices.
System Blocks Specific to the Virtex-4 FX Family
RocketIO Multi-Gigabit Transceiver (MGT)
Full-duplex serial transceiver (MGT) capable of
622 Mb/s to 6.5 Gb/s baud rates
8B/10B, 64B/66B, user-defined FPGA logic, or no data
encoding/decoding
Channel bonding support
CRC generation and checking
Programmable TX pre-emphasis or pre-equalization
Programmable RX continuous time equalization
Programmable RX decision feedback equalization
On-chip RX AC coupling
RX signal detect and loss of signal indicator
TX driver electrical idle mode
User dynamic reconfiguration using secondary
configuration bus
PowerPC 405 Processor RISC Core
Embedded PowerPC 405 processor (PPC405) core
-
Up to 450 MHz operation
-
Five-stage data path pipeline
-
16 KB instruction cache
-
16 KB data cache
-
Enhanced instruction and data on-chip memory
(OCM) controllers
-
Additional frequency ratio options between
PPC405 and Processor Local Bus
Auxiliary Processor Unit (APU) Interface for direct
connection from PPC405 to coprocessors in fabric
-
APU can run at different clock rates
-
Supports autonomous instructions: no pipeline stalls
-
32-bit instruction and 64-bit data
-
4-cycle cache line transfer
Tri-Mode Ethernet Media Access Controller
IEEE 802.3 compliant
Operates at 10, 100, and 1,000 Mb/s
Supports tri-mode auto-detect
Receive address filter
Fully monolithic 1000Base-X solution with RocketIO
MGT
Implements SGMII through RocketIO MGT to external
PHY device
Supports multiple PHY (MII, GMII, etc.) interfaces
through an I/O resource
Receive and transmit statistics available through
separate interfaces
Separate host and client interfaces
Support for jumbo frames
Flexible, user-configurable host interface
相關(guān)PDF資料
PDF描述
FMC22DRYH-S93 CONN EDGECARD 44POS .100 DIP SLD
XC2V1000-4FF896I IC FPGA VIRTEX-II 896FCBGA
24LC1026T-I/SN IC EEPROM 1024KB 400KHZ 8-SOIC
XC2V1000-5FFG896C IC FPGA VIRTEX-II 2M 896-FBGA
24FC1026T-I/SN IC EEPROM 1024KB 1MHZ 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4VFX20-11FFG672IES4S 制造商:Xilinx 功能描述:
XC4VFX20-12FF672C 制造商:Xilinx 功能描述:
XC4VFX20-12FFG672C 制造商:Xilinx 功能描述:
XC4VFX40 制造商:XILINX 制造商全稱:XILINX 功能描述:DC and Switching Characteristics
XC4VFX40-10FF1152C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 41904 CELLS 90NM 1.2V 1152FCBGA - Trays