<span id="pmgwd"><noframes id="pmgwd"><span id="pmgwd"></span>
<span id="pmgwd"></span>
<s id="pmgwd"></s>
      <rt id="pmgwd"></rt>
      <rt id="pmgwd"></rt>
      收藏本站
      • 您好,
        買賣IC網(wǎng)歡迎您。
      • 請(qǐng)登錄
      • 免費(fèi)注冊(cè)
      • 我的買賣
      • 新采購0
      • VIP會(huì)員服務(wù)
      • [北京]010-87982920
      • [深圳]0755-82701186
      • 網(wǎng)站導(dǎo)航
      發(fā)布緊急采購
      • IC現(xiàn)貨
      • IC急購
      • 電子元器件
      VIP會(huì)員服務(wù)
      • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄4158 > XC4013E-4HQ240C (Xilinx Inc)IC FPGA C-TEMP 5V 4SPD 240-HQFP PDF資料下載
      參數(shù)資料
      型號(hào): XC4013E-4HQ240C
      廠商: Xilinx Inc
      文件頁數(shù): 43/68頁
      文件大?。?/td> 0K
      描述: IC FPGA C-TEMP 5V 4SPD 240-HQFP
      產(chǎn)品變化通告: XC1700 PROMs,XC5200,HQ,SCD Parts Discontinuation 19/Jul/2010
      標(biāo)準(zhǔn)包裝: 24
      系列: XC4000E/X
      LAB/CLB數(shù): 576
      邏輯元件/單元數(shù): 1368
      RAM 位總計(jì): 18432
      輸入/輸出數(shù): 192
      門數(shù): 13000
      電源電壓: 4.75 V ~ 5.25 V
      安裝類型: 表面貼裝
      工作溫度: 0°C ~ 85°C
      封裝/外殼: 240-BFQFP 裸露焊盤
      供應(yīng)商設(shè)備封裝: 240-PQFP(32x32)
      第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁當(dāng)前第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁
      R
      XC4000E and XC4000X Series Field Programmable Gate Arrays
      6-52
      May 14, 1999 (Version 1.6)
      The default option, and the most practical one, is for DONE
      to go High rst, disconnecting the conguration data source
      and avoiding any contention when the I/Os become active
      one clock later. Reset/Set is then released another clock
      period later to make sure that user-operation starts from
      stable internal conditions. This is the most common
      sequence, shown with heavy lines in Figure 47, but the
      designer can modify it to meet particular requirements.
      Normally, the start-up sequence is controlled by the internal
      device oscillator output (CCLK), which is asynchronous to
      the system clock.
      XC4000 Series offers another start-up clocking option,
      UCLK_NOSYNC. The three events described above need
      not be triggered by CCLK. They can, as a conguration
      option, be triggered by a user clock. This means that the
      device can wake up in synchronism with the user system.
      When the UCLK_SYNC option is enabled, the user can
      externally hold the open-drain DONE output Low, and thus
      stall all further progress in the start-up sequence until
      DONE is released and has gone High. This option can be
      used to force synchronization of several FPGAs to a com-
      mon user clock, or to guarantee that all devices are suc-
      cessfully congured before any I/Os go active.
      If either of these two options is selected, and no user clock
      is specied in the design or attached to the device, the chip
      could reach a point where the conguration of the device is
      complete and the Done pin is asserted, but the outputs do
      not become active. The solution is either to recreate the bit-
      stream specifying the start-up clock as CCLK, or to supply
      the appropriate user clock.
      Start-up Sequence
      The Start-up sequence begins when the conguration
      memory is full, and the total number of conguration clocks
      received since INIT went High equals the loaded value of
      the length count.
      The next rising clock edge sets a ip-op Q0, shown in
      Figure 48. Q0 is the leading bit of a 5-bit shift register. The
      outputs of this register can be programmed to control three
      events.
      The release of the open-drain DONE output
      The change of conguration-related pins to the user
      function, activating all IOBs.
      The termination of the global Set/Reset initialization of
      all CLB and IOB storage elements.
      The DONE pin can also be wire-ANDed with DONE pins of
      other FPGAs or with other external signals, and can then
      be used as input to bit Q3 of the start-up register. This is
      called “Start-up Timing Synchronous to Done In” and is
      selected by either CCLK_SYNC or UCLK_SYNC.
      When DONE is not used as an input, the operation is called
      “Start-up Timing Not Synchronous to DONE In,” and is
      selected by either CCLK_NOSYNC or UCLK_NOSYNC.
      As a conguration option, the start-up control register
      beyond Q0 can be clocked either by subsequent CCLK
      pulses or from an on-chip user net called STARTUP.CLK.
      These signals can be accessed by placing the STARTUP
      library symbol.
      Start-up from CCLK
      If CCLK is used to drive the start-up, Q0 through Q3 pro-
      vide the timing. Heavy lines in Figure 47 show the default
      timing, which is compatible with XC2000 and XC3000
      devices using early DONE and late Reset. The thin lines
      indicate all other possible timing options.
      Product Obsolete or Under Obsolescence
      相關(guān)PDF資料
      PDF描述
      XC4013E-4HQ208I IC FPGA I-TEMP 5V 4SPD 208-HQFP
      XC4013E-4HQ208C IC FPGA C-TEMP 5V 4SPD 208-HQFP
      IDT71V35761YS183BG8 IC SRAM 4MBIT 183MHZ 119BGA
      1-487769-4 016 HOUSING FFC RCPT 100CL SR
      XC4013XL-2BG256I IC FPGA I-TEMP 3.3V 2SPD 256PBGA
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      XC4013E-4HQ240I 功能描述:IC FPGA I-TEMP 5V 4SPD 240-HQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:XC4000E/X 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計(jì):16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
      XC4013E-4HQ240M 制造商:XILINX 制造商全稱:XILINX 功能描述:XC4000E and XC4000X Series Field Programmable Gate Arrays
      XC4013E-4MQ240C 制造商:XILINX 制造商全稱:XILINX 功能描述:XC4000E and XC4000X Series Field Programmable Gate Arrays
      XC4013E-4MQ240I 制造商:XILINX 制造商全稱:XILINX 功能描述:Programmable Gate Arrays
      XC4013E-4MQ240M 制造商:XILINX 制造商全稱:XILINX 功能描述:XC4000E and XC4000X Series Field Programmable Gate Arrays
      發(fā)布緊急采購,3分鐘左右您將得到回復(fù)。

      采購需求

      (若只采購一條型號(hào),填寫一行即可)

      發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

      發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

      *型號(hào) *數(shù)量 廠商 批號(hào) 封裝
      添加更多采購

      我的聯(lián)系方式

      *
      *
      *
      • VIP會(huì)員服務(wù) |
      • 廣告服務(wù) |
      • 付款方式 |
      • 聯(lián)系我們 |
      • 招聘銷售 |
      • 免責(zé)條款 |
      • 網(wǎng)站地圖

      感谢您访问我们的网站,您可能还对以下资源感兴趣:

      三级特黄60分钟在线观看,美女在线永久免费网站,边吃奶边摸下很爽视频,娇妻在厨房被朋友玩得呻吟`

          <label id="xmsxs"></label>