參數(shù)資料
            型號: XC4010E-4PG191I
            廠商: Xilinx Inc
            文件頁數(shù): 33/68頁
            文件大小: 0K
            描述: IC FPGA I-TEMP 5V 4SPD 191-CPGA
            產(chǎn)品變化通告: XC4000(E,L) Discontinuation 01/April/2002
            標準包裝: 12
            系列: XC4000E/X
            LAB/CLB數(shù): 400
            邏輯元件/單元數(shù): 950
            RAM 位總計: 12800
            輸入/輸出數(shù): 160
            門數(shù): 10000
            電源電壓: 4.5 V ~ 5.5 V
            安裝類型: 表面貼裝
            工作溫度: -40°C ~ 100°C
            封裝/外殼: 191-BCBGA
            供應商設備封裝: 191-CPGA(47.25x47.25)
            R
            May 14, 1999 (Version 1.6)
            6-43
            XC4000E and XC4000X Series Field Programmable Gate Arrays
            6
            Figure 41 on page 44 is a diagram of the XC4000 Series
            boundary scan logic. It includes three bits of Data Register
            per IOB, the IEEE 1149.1 Test Access Port controller, and
            the Instruction Register with decodes.
            XC4000 Series devices can also be congured through the
            boundary scan logic. See “Readback” on page 55.
            Data Registers
            The primary data register is the boundary scan register. For
            each IOB pin in the FPGA, bonded or not, it includes three
            bits for In, Out and 3-State Control. Non-IOB pins have
            appropriate partial bit population for In or Out only. PRO-
            GRAM, CCLK and DONE are not included in the boundary
            scan register. Each EXTEST CAPTURE-DR state captures
            all In, Out, and 3-state pins.
            The data register also includes the following non-pin bits:
            TDO.T, and TDO.O, which are always bits 0 and 1 of the
            data register, respectively, and BSCANT.UPD, which is
            always the last bit of the data register. These three bound-
            ary scan bits are special-purpose Xilinx test signals.
            The other standard data register is the single ip-op
            BYPASS register. It synchronizes data being passed
            through the FPGA to the next downstream boundary scan
            device.
            The FPGA provides two additional data registers that can
            be specied using the BSCAN macro. The FPGA provides
            two user pins (BSCAN.SEL1 and BSCAN.SEL2) which are
            the decodes of two user instructions. For these instructions,
            two
            corresponding
            pins
            (BSCAN.TDO1
            and
            BSCAN.TDO2) allow user scan data to be shifted out on
            TDO. The data register clock (BSCAN.DRCK) is available
            for control of test logic which the user may wish to imple-
            ment with CLBs. The NAND of TCK and RUN-TEST-IDLE
            is also provided (BSCAN.IDLE).
            Figure 40: Block Diagram of XC4000E IOB with Boundary Scan (some details not shown).
            XC4000X Boundary Scan Logic is Identical.
            D
            EC
            Q
            M
            QL
            rd
            M
            DELAY
            M M
            Input Clock IK
            I - capture
            I - update
            GLOBAL
            S/R
            FLIP-FLOP/LATCH
            INVERT
            S/R
            Input Data 1 I1
            Input Data 2 I2
            X5792
            PAD
            VCC
            SLEW
            RATE
            PULL
            UP
            M
            OUT
            SEL
            D
            EC
            Q
            rd
            M
            INVERT
            OUTPUT
            M
            INVERT
            S/R
            Ouput Clock OK
            Clock Enable
            Ouput Data O
            O - update
            Q - capture
            O - capture
            Boundary
            Scan
            M
            EXTEST
            TS - update
            TS - capture
            3-State TS
            sd
            TS INV
            OUTPUT
            TS/OE
            PULL
            DOWN
            INPUT
            Boundary
            Scan
            Boundary
            Scan
            Product Obsolete or Under Obsolescence
            相關PDF資料
            PDF描述
            AMC36DRYI-S13 CONN EDGECARD 72POS .100 EXTEND
            XC4010E-4PC84I IC FPGA I-TEMP 5V 4SPD 84-PLCC
            GSC50DTEI CONN EDGECARD 100POS .100 EYELET
            XC4010E-4HQ208I IC FPGA I-TEMP 5V 4SPD 208-HQFP
            XC4010E-4HQ208C IC FPGA C-TEMP 5V 4SPD 208-HQFP
            相關代理商/技術參數(shù)
            參數(shù)描述
            XC4010E-4PG191M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
            XC4010E-4PQ160C 功能描述:IC FPGA 400 CLB'S 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
            XC4010E-4PQ160I 功能描述:IC FPGA I-TEMP 5V 4SPD 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 標準包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計:16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應商設備封裝:900-FCBGA(31x31) 其它名稱:122-1789
            XC4010E4PQ208C 制造商:XILINX 功能描述:*
            XC4010E-4PQ208C 功能描述:IC FPGA 400 CLB'S 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)