參數(shù)資料
型號: XC4005E-4TQ144I
廠商: Xilinx Inc
文件頁數(shù): 55/68頁
文件大?。?/td> 0K
描述: IC FPGA I-TEMP 5V 4-SPD 144-TQFP
產(chǎn)品變化通告: Product Discontinuation 28/Jul/2010
標(biāo)準(zhǔn)包裝: 60
系列: XC4000E/X
LAB/CLB數(shù): 196
邏輯元件/單元數(shù): 466
RAM 位總計(jì): 6272
輸入/輸出數(shù): 112
門數(shù): 5000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 144-LQFP
供應(yīng)商設(shè)備封裝: 144-TQFP(20x20)
R
May 14, 1999 (Version 1.6)
6-63
XC4000E and XC4000X Series Field Programmable Gate Arrays
6
Figure 55: Master Parallel Mode Programming Switching Characteristics
Address for Byte n
Byte
2 TDRC
Address for Byte n + 1
D7
D6
A0-A17
(output)
D0-D7
RCLK
(output)
CCLK
(output)
DOUT
(output)
1 TRAC
7 CCLKs
CCLK
3 TRCD
Byte n - 1
X6078
Description
Symbol
Min
Max
Units
RCLK
Delay to Address valid
1
TRAC
0
200
ns
Data setup time
2
TDRC
60
ns
Data hold time
3
TRCD
0ns
Notes:
1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms, otherwise delay conguration by pulling PROGRAM
Low until Vcc is valid.
2. The rst Data byte is loaded and CCLK starts at the end of the rst RCLK active cycle (rising edge).
This timing diagram shows that the EPROM requirements are extremely relaxed. EPROM access time can be longer than
500 ns. EPROM data output has no hold-time requirements.
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
AMM31DRMT-S288 CONN EDGECARD 62POS .156 EXTEND
XC4005E-4TQ144C IC FPGA C-TEMP 5V 4-SPD 144-TQFP
XC4005E-4PQ208I IC FPGA I-TEMP 5V 4-SPD 208-PQFP
FMC17DREN-S734 CONN EDGECARD 34POS .100 EYELET
XC4005E-4PQ208C IC FPGA C-TEMP 5V 4-SPD 208-PQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4005H 制造商:XILINX 制造商全稱:XILINX 功能描述:Logic Cell Array Families
XC4005H-4MQ240C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC4005H-4PG223C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC4005H-4PQ240C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC4005H-5MQ240C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)