參數(shù)資料
型號(hào): XC2S300E-6FTG256C
廠商: Xilinx Inc
文件頁數(shù): 63/108頁
文件大?。?/td> 0K
描述: IC SPARTAN-IIE FPGA 300K 256FBGA
產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
標(biāo)準(zhǔn)包裝: 90
系列: Spartan®-IIE
LAB/CLB數(shù): 1536
邏輯元件/單元數(shù): 6912
RAM 位總計(jì): 65536
輸入/輸出數(shù): 182
門數(shù): 300000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 256-LBGA
供應(yīng)商設(shè)備封裝: 256-FTBGA
其它名稱: 122-1325
58
DS077-4 (v3.0) August 9, 2013
Product Specification
Spartan-IIE FPGA Family: Pinout Tables
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
Pinout Tables
The following device-specific pinout tables include all pack-
ages available for each Spartan-IIE device. They follow the
pad locations around the die. In the TQ144 package, all
VCCO pins must be connected to the same voltage.
TQ144 Pinouts (XC2S50E and XC2S100E)
Pad Name
Pin
LVDS
Async.
Output
Option
VREF
Option
Function
Bank
GND
-
P1
-
TMS
-
P2
-
I/O
7
P3
-
I/O
7
P4
-
I/O, VREF
Bank 7
7
P5
-
All
I/O
7
P6
-
I/O, L27P
7
P7
XC2S50E
XC2S100E
I/O, L27N
7
P8
XC2S50E
-
GND
-
P9
-
I/O, L26P_YY
7
P10
All
-
I/O, L26N_YY
7
P11
All
-
I/O, VREF
Bank 7, L25P
7
P12
XC2S50E
All
I/O, L25N
7
P13
XC2S50E
-
I/O
7
P14
-
I/O (IRDY)
7
P15
-
GND
-
P16
-
VCCO
-
P17
-
I/O (TRDY)
6
P18
-
VCCINT
-
P19
-
I/O
6
P20
-
I/O, L24P
6
P21
XC2S50E
-
I/O, VREF
Bank 6, L24N
6
P22
XC2S50E
All
I/O, L23P_YY
6
P23
All
-
I/O, L23N_YY
6
P24
All
-
GND
-
P25
-
I/O, L22P
6
P26
XC2S50E
-
I/O, L22N
6
P27
XC2S50E
XC2S100E
I/O
6
P28
-
I/O, VREF
Bank 6
6
P29
-
All
I/O
6
P30
-
I/O, L21P_YY
6
P31
All
-
I/O, L21N_YY
6
P32
All
-
M1
-
P33
-
GND
-
P34
-
M0
-
P35
-
VCCO
-
P36
-
M2
-
P37
-
I/O, L20N_YY
5
P38
All
-
I/O, L20P_YY
5
P39
All
-
I/O
5
P40
-
I/O, VREF
Bank 5
5
P41
-
All
I/O
5
P42
-
I/O, L19N_YY
5
P43
All
XC2S100E
I/O, L19P_YY
5
P44
All
-
GND
-
P45
-
VCCINT
-
P46
-
I/O, L18N_YY
5
P47
All
-
I/O, L18P_YY
5
P48
All
-
I/O, VREF
Bank 5
5
P49
-
All
I/O (DLL), L17N
5
P50
-
VCCINT
-
P51
-
GCK1, I
5
P52
-
VCCO
5
P53
-
GND
-
P54
-
GCK0, I
4
P55
-
TQ144 Pinouts (XC2S50E and XC2S100E)
(Continued)
Pad Name
Pin
LVDS
Async.
Output
Option
VREF
Option
Function
Bank
相關(guān)PDF資料
PDF描述
FMC18DREF CONN EDGECARD 36POS .100 EYELET
XCV100E-6CS144C IC FPGA 1.8V C-TEMP 144-CSBGA
XC3S1200E-4FG320I IC FPGA SPARTAN 3E 320FBGA
24VL024T/MS IC EEPROM 2KBIT 400KHZ 8MSOP
24VL024T/ST IC EEPROM 2KBIT 400KHZ 8TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2S300E-6FTG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA
XC2S300E-6PQ208C 功能描述:IC FPGA 1.8V 1536 CLB'S 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計(jì):226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
XC2S300E-6PQ208I 制造商:Xilinx 功能描述:FPGA SPARTAN-IIE 300K GATES 6912 CELLS 357MHZ 1.8V 208PQFP - Trays
XC2S300E-6PQG208C 功能描述:IC SPARTAN-IIE FPGA 300K 208PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計(jì):226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
XC2S300E-6PQG208I 功能描述:IC SPARTAN-IIE FPGA 300K 208PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)