參數(shù)資料
    型號: XC2S15-5CS144C
    廠商: Xilinx Inc
    文件頁數(shù): 66/99頁
    文件大小: 0K
    描述: IC FPGA 2.5V C-TEMP 144-CSBGA
    標(biāo)準(zhǔn)包裝: 198
    系列: Spartan®-II
    LAB/CLB數(shù): 96
    邏輯元件/單元數(shù): 432
    RAM 位總計: 16384
    輸入/輸出數(shù): 86
    門數(shù): 15000
    電源電壓: 2.375 V ~ 2.625 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 85°C
    封裝/外殼: 144-TFBGA,CSPBGA
    供應(yīng)商設(shè)備封裝: 144-LCSBGA(12x12)
    DS001-4 (v2.8) June 13, 2008
    Module 4 of 4
    Product Specification
    69
    2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other
    trademarks are the property of their respective owners.
    Introduction
    This section describes how the various pins on a
    Spartan-II FPGA connect within the supported component
    packages, and provides device-specific thermal
    characteristics. Spartan-II FPGAs are available in both
    standard and Pb-free, RoHS versions of each package,
    with the Pb-free version adding a “G” to the middle of the
    package code. Except for the thermal characteristics, all
    information for the standard package applies equally to the
    Pb-free package.
    Pin Types
    Most pins on a Spartan-II FPGA are general-purpose,
    user-defined I/O pins. There are, however, different
    functional types of pins on Spartan-II FPGA packages, as
    outlined in Table 35.
    99
    Spartan-II FPGA Family:
    Pinout Tables
    DS001-4 (v2.8) June 13, 2008
    Product Specification
    R
    Table 35: Pin Definitions
    Pin Name
    Dedicated
    Direction
    Description
    GCK0, GCK1, GCK2,
    GCK3
    No
    Input
    Clock input pins that connect to Global Clock Buffers. These pins become
    user inputs when not needed for clocks.
    M0, M1, M2
    Yes
    Input
    Mode pins are used to specify the configuration mode.
    CCLK
    Yes
    Input or Output
    The configuration Clock I/O pin. It is an input for slave-parallel and slave-serial
    modes, and output in master-serial mode.
    PROGRAM
    Yes
    Input
    Initiates a configuration sequence when asserted Low.
    DONE
    Yes
    Bidirectional
    Indicates that configuration loading is complete, and that the start-up
    sequence is in progress. The output may be open drain.
    INIT
    No
    Bidirectional
    (Open-drain)
    When Low, indicates that the configuration memory is being cleared. This pin
    becomes a user I/O after configuration.
    BUSY/DOUT
    No
    Output
    In Slave Parallel mode, BUSY controls the rate at which configuration data is
    loaded. This pin becomes a user I/O after configuration unless the Slave
    Parallel port is retained.
    In serial modes, DOUT provides configuration data to downstream devices in
    a daisy-chain. This pin becomes a user I/O after configuration.
    D0/DIN, D1, D2, D3, D4,
    D5, D6, D7
    No
    Input or Output
    In Slave Parallel mode, D0-D7 are configuration data input pins. During
    readback, D0-D7 are output pins. These pins become user I/Os after
    configuration unless the Slave Parallel port is retained.
    In serial modes, DIN is the single data input. This pin becomes a user I/O after
    configuration.
    WRITE
    No
    Input
    In Slave Parallel mode, the active-low Write Enable signal. This pin becomes
    a user I/O after configuration unless the Slave Parallel port is retained.
    CS
    No
    Input
    In Slave Parallel mode, the active-low Chip Select signal. This pin becomes a
    user I/O after configuration unless the Slave Parallel port is retained.
    TDI, TDO, TMS, TCK
    Yes
    Mixed
    Boundary Scan Test Access Port pins (IEEE 1149.1).
    VCCINT
    Yes
    Input
    Power supply pins for the internal core logic.
    VCCO
    Yes
    Input
    Power supply pins for output drivers (subject to banking rules)
    VREF
    No
    Input
    Input threshold voltage pins. Become user I/Os when an external threshold
    voltage is not needed (subject to banking rules).
    GND
    Yes
    Input
    Ground.
    IRDY, TRDY
    No
    See PCI core
    documentation
    These signals can only be accessed when using Xilinx PCI cores. If the
    cores are not used, these pins are available as user I/Os.
    相關(guān)PDF資料
    PDF描述
    XC2S100-5FG456I IC FPGA 2.5V I-TEMP 456-FBGA
    IDT71V35761S183PFG IC SRAM 4MBIT 183MHZ 100TQFP
    IDT71V35761S166PFG IC SRAM 4MBIT 166MHZ 100TQFP
    IDT71V424L15YG8 IC SRAM 4MBIT 15NS 36SOJ
    XCS40XL-4PQ240C IC 3.3V FPGA COMM. TEMP 240PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XC2S15-5CS144I 功能描述:IC FPGA 2.5V I-TEMP 144-CSBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-II 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
    XC2S15-5CSG144C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
    XC2S15-5CSG144I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
    XC2S15-5FG256C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
    XC2S15-5FG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family