參數(shù)資料
型號: WV3HG32M64EEU806D6M
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 32M X 64 DDR DRAM MODULE, DMA240
封裝: DIMM-240
文件頁數(shù): 9/11頁
文件大?。?/td> 185K
代理商: WV3HG32M64EEU806D6M
WV3HG32M64EEU-D6
December 2005
Rev. 0
ADVANCED
7
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
AC TIMING PARAMETERS
0°C ≤ TCASE < +85°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
AC CHARACTERISTICS
806
665
534
403
PARAMETER
SYMBOL
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
UNIT
Clock
Clock cycle time
CL = 6
tCK (6)
TBD
ps
CL = 5
tCK (5)
TBD
3,000
8,000
ps
CL = 4
tCK (4)
TBD
3,750
8,000
3,750
8,000
5,000
8,000
ps
CL = 3
tCK (3)
TBD
5,000
8,000
5,000
8,000
5,000
8,000
ps
CK high-level width
tCH
TBD
0.45
0.55
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
TBD
0.45
0.55
0.45
0.55
0.45
0.55
tCK
Half clock period
tHP
TBD
MIN (tCH,
tCL)
MIN (tCH,
tCL)
MIN (tCH,
tCL)
ps
Data
DQ output access time from CK/CK#
tAC
TBD
-450
+450
-500
+500
-600
+600
ps
Data-out high-impedance window from
CK/CK#
tHZ
TBD
tAC (MAX)
ps
Data-out low-impedance window from
CK/CK#
tLZ
TBD
tAC (MIN)
tAC (MAX)
tAC (MIN)
tAC (MAX)
tAC (MIN)
tAC (MAX)
ps
DQ and DM input setup time relative to DQS
tDS
TBD
100
150
ps
DQ and DM input hold time relative to DQS
tDH
TBD
225
275
ps
A DQ and DM input pulse width (for each
input)
tDIPW
TBD
0.35
tCK
Data hold skew factor
tQHS
TBD
340
400
450
ps
DQ…DQS hold, DQS to rst DQ to go
nonvalid, per access
tQH
TBD
tHP - tQHS
ps
Data valid output window (DVW)
tDVW
TBD
tQH
- tDQSQ
tQH
- tDQSQ
tQH
- tDQSQ
ns
Data
Strobe
DQS input high pulse width
tDQSH
TBD
0.35
tCK
DQS input low pulse width
tDQSL
TBD
0.35
tCK
DQS output access time from CK/CK#
tDQSCK
TBD
-400
+400
-450
+450
-500
+500
ps
DQS falling edge to CK rising … setup time
tDSS
TBD
0.2
tCK
DQS falling edge from CK rising … hold time
tDSH
TBD
0.2
tCK
DQS…DQ skew, DQS to last DQ valid, per
group,
per access
tDQSQ
TBD
240
300
350
ps
DQS read preamble
tRPRE
TBD
0.9
1.1
0.9
1.1
0.9
1.1
tCK
DQS read postamble
tRPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
DQS write preamble setup time
tWPRES
TBD
000
ps
DQS write preamble
tWPRE
TBD
0.35
tCK
DQS write postamble
tWPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
Write command to rst DQS latching
transition
tDQSS
TBD
WL
- 0.25
WL +
0.25
WL
- 0.25
WL +
0.25
WL
- 0.25
WL +
0.25
tCK
Address and control input pulse width for
each input
tIPW
TBD
0.6
tCK
NOTE:
AC specication is based on SAMSUNG components. Other DRAM manufactures specication may be different.
Continued on next page
相關PDF資料
PDF描述
W3DG6418V7AD1-SG 16M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA144
W7NCF01GH10CSA8AM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF01GH10CSA9JM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF01GH10IS4HM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF01GH10ISA7JM1G FLASH 3.3V PROM MODULE, XMA50
相關代理商/技術參數(shù)
參數(shù)描述
WV3HG64M32EEU403D4IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU534D4IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED