參數(shù)資料
型號(hào): WED3EG72M32S403JD3GG
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 32M X 72 DDR DRAM MODULE, 0.7 ns, DMA184
封裝: ROHS COMPLIANT, DIMM-184
文件頁(yè)數(shù): 10/12頁(yè)
文件大小: 190K
代理商: WED3EG72M32S403JD3GG
7
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
WED3EG7232S-JD3
June 2006
Rev. 6
PRELIMINARY
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND
RECOMMENDED AC OPERATING CONDITIONS
DDR400: VCC = VCCQ = +2.6V ± 0.1V; DDR333, 266, 200: VCC = VCCQ = +2.5V ± 0.2V
AC Characteristics
403
335
262/265
202
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Min
Max
Units
Notes
Access window of DQs from CK, CK#
tAC
-0.70
+0.70
-0.70
+0.70
-0.75
+0.75
-0.75
+0.75
ns
CK high-level width
tCH
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
16
CK low-level width
tCL
0.45
0.55
0.45
0.55
0.45
0.55
0.45
0.55
tCK
16
Clock cycle time
CL=3
tCK (3)
5
7.5
ns
22
CL=2.5 tCK (2.5)
6
13
6
13
7.5
13
7.5
13
ns
22
CL=2
tCK (2)
7.5
13
7.5
13
7.5
13
10
13
ns
22
DQ and DM input hold time relative to DQS
tDH
0.40
0.45
0.5
ns
14,17
DQ and DM input setup time relative to DQS
tDS
0.40
0.45
0.5
ns
14,17
DQ and DM input pulse width (for each input)
tDIPW
1.75
ns
17
Access window of DQS from CK, CK#
tDQSCK
-0.60
+0.60
-0.60
+0.60
-0.75
+0.75
-0.75
+0.75
ns
DQS input high pulse width
tDQSH
0.35
tCK
DQS input low pulse width
tDQSL
0.35
tCK
DQS-DQ skew, DQS to last DQ valid, per group,
per access
tDQSQ
0.40
0.45
0.5
ns
13,14
Write command to rst DQS latching transition
tDQSS
0.72
1.28
0.75
1.25
0.75
1.25
0.75
1.25
tCK
DQS falling edge to CK rising - setup time
tDSS
0.2
tCK
DQS falling edge from CK rising - hold time
tDSH
0.2
tCK
Half clock period
tHP
tCH, tCL
ns
18
Data-out high-impedance window from CK, CK#
tHZ
+0.70
+0.75
ns
8,19
Data-out low-impedance window from CK, CK#
tLZ
-0.70
-0.75
ns
8,20
Address and control input hold time (fast slew rate)
tIHf
0.60
0.75
0.90
ns
6
Address and control input set-up time (fast slew rate)
tISf
0.60
0.75
0.90
ns
6
Address and control input hold time (slow slew rate)
tIHs
0.60
0.80
1
ns
6
Address and control input setup time (slow slew rate)
tISs
0.60
0.80
1
ns
6
Address and control input pulse width (for each input)
tIPW
2.2
ns
LOAD MODE REGISTER command cycle time
tMRD
10
12
15
ns
DQ-DQS hold, DQS to rst DQ to go non-valid, per
access
tQH
tHP-tQHS
ns
13,14
Data hold skew factor
tQHS
0.50
0.55
0.75
ns
ACTIVE to PRECHARGE command
tRAS
40
70,000
42
70,000
40
120,000
45
120,000
ns
15
ACTIVE to READ with Auto precharge command
tRAP
15
20
ns
ACTIVE to ACTIVE/AUTO REFRESH command period
tRC
55
60
65
ns
AUTO REFRESH command period
tRFC
70
72
75
ns
21
相關(guān)PDF資料
PDF描述
WED9LAPC2C16P8BI 4M X 32 SYNCHRONOUS DRAM, PBGA153
W19B320ABB8L 2M X 16 FLASH 3V PROM, 70 ns, PBGA48
W19B320ATT9G 2M X 16 FLASH 3V PROM, 70 ns, PDSO48
WE128K32-200HSC 512K X 8 EEPROM 5V MODULE, 200 ns, CHIP66
WS512K32-20G4M 2M X 8 MULTI DEVICE SRAM MODULE, 20 ns, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WED3EG72M32S403JD3IGG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx72 DDR SDRAM UNBUFFERED
WED3EG72M32S403JD3IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx72 DDR SDRAM UNBUFFERED
WED3EG72M32S403JD3ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx72 DDR SDRAM UNBUFFERED
WED3EG72M32S403JD3MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx72 DDR SDRAM UNBUFFERED
WED3EG72M32S403JD3SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx72 DDR SDRAM UNBUFFERED