參數(shù)資料
型號(hào): VS6552V02C
廠商: 意法半導(dǎo)體
英文描述: VGA Color CMOS Image Sensor Module
中文描述: VGA彩色CMOS圖像傳感器模塊
文件頁(yè)數(shù): 7/26頁(yè)
文件大?。?/td> 800K
代理商: VS6552V02C
7/26
VS6552
3.2.3 Image Statistics
VS6552 generates image statistics which can be
used by STV0974 as an input to an auto exposure
controller (AEC), automatic gain controller (AGC)
and automatic white balance (AWB). .
3.3 Device Operating Modes
3.3.1 Standby
This is the lowest power consumption mode. I
2
C
communications to STV0974 are not supported in
this mode. The clock input pad, PLL and the video
blocks are powered down.
3.3.2 Sleep Mode
Sleep mode preserves the contents of the I
2
C reg-
ister map. I
2
C communications to STV0974 are
supported in this mode. The sleep mode is select-
ed via a serial interface command sent by
STV0974. The data pads go high at the end of the
current frame. At this point the video block and
PLL power down. The internal video timing is reset
to the start of a video frame in preparation for the
enabling of active video. The values of the serial
interface registers like exposure and gain are pre-
served. The system clock must remain active to al-
low communication with the sensor.
3.3.3 Clock Active Mode
This mode is similar to ‘sleep mode’ except that
the PLL is now powered up to permit a PCLKP/
PCLKN signal to be delivered to STV0974. The
PDATAP/PDATAN pads remain inactive. The vid-
eo block is powered down.
3.3.4 Idle Mode
VCAP is generated. The analog video block is now
powered up but the array is held in reset and the
output PDATAP/PDATAN pads remain high.
3.3.5 Video
The VS6552 streams live video to the STV0974.
Table 4. VS6552 Power-up Sequence
3.4 Power Management
VS6552 requires a dual power supply. The analog
circuits are powered by a nominal 2.8 V supply
while the digital logic and digital I/O are powered
by a nominal 1.8 V supply.
3.4.1 Power-up, Power-down Procedures
The power up and power down procedures are de-
tailed in the following
Figure 3
.
Mode
Design block powered down
Video data
inhibit
I2C
Digital
PLL & CLK
pins
a
b
a.PLL (Phase Locked Loop) generates fast system clock for STV0974
b.PLL, PCLKP and PCLKN pins
Output pins
Analog
Standby
(PDN low)
Yes
Yes
Yes
Yes
Yes
Yes
Sleep
No
Yes
Yes
Yes
Yes
Yes
Clock
active
No
No
No
Yes
Yes
Yes
Idle
No
No
No
No
No
Yes
Video
No
No
No
No
No
No
相關(guān)PDF資料
PDF描述
VS6552V02D VGA Color CMOS Image Sensor Module
VS6555 Ultra small reflowable VGA camera module
VS6724 2 Megapixel single-chip camera module
VS8002LC Logic IC
VS8001FC Logic IC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
VS6552V02C/T2 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:VGA Color CMOS Image Sensor Module
VS6552V02D 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:VGA Color CMOS Image Sensor Module
VS6552V02D/T2 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:VGA Color CMOS Image Sensor Module
VS6555 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Ultra small reflowable VGA camera module
VS6555R0H9 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Ultra small reflowable VGA camera module