參數(shù)資料
型號: V54C3128804VCLC7E
廠商: PROMOS TECHNOLOGIES INC
元件分類: DRAM
英文描述: 16M X 8 SYNCHRONOUS DRAM, 7 ns, PBGA54
封裝: FBGA-54
文件頁數(shù): 48/56頁
文件大?。?/td> 681K
代理商: V54C3128804VCLC7E
52
V54C3128(16/80/40)4VC Rev. 1.1 October 2007
ProMOS TECHNOLOGIES
V54C3128(16/80/40)4VC
Clock Enable (CKE) Truth Table:
Abbreviations:
RA = Row Address of Bank A
CA = Column Address of Bank A
BS = Bank Address
RB = Row Address of Bank B
CB = Column Address of Bank B
AP = Auto Precharge
RC = Row Address of Bank C
CC = Column Address of Bank C
RD = Row Address of Bank D
CD = Column Address of Bank D
Notes for SDRAM function truth table:
1. Current State is state of the bank determined by BS. All entries assume that CKE was active (HIGH) during the preceding clock cycle.
2. Illegal to bank in specified state; Function may be legal in the bank indicated by BS, depending on the state of that bank.
3. Must satisfy bus contention, bus turn around, and/or write recovery requirements.
4. NOP to bank precharging or in Idle state. May precharge bank(s) indicated by BS (andAP).
5. Illegal if any bank is not Idle.
6. CKE Low to High transition will re-enable CLK and other inputs asynchronously. A minimum setup time must be satisfied before any
command other than EXIT.
7. Power-Down and Self-Refresh can be entered only from the All Banks Idle State.
8. Must be legal command as defined in the SDRAM function truth table.
STATE(n)
CKE
n-1
CKE
nCS
RAS
CAS
WE
Addr
ACTION
Self-Refresh6
H
L
X
H
L
X
H
L
X
H
L
X
H
L
X
H
L
X
INVALID
EXIT Self-Refresh, Idle after tRC
ILLEGAL
NOP (Maintain Self-Refresh)
Power-Down
H
L
X
H
L
X
H
L
X
H
L
X
H
L
X
H
L
X
INVALID
EXIT Power-Down, > Idle.
ILLEGAL
NOP (Maintain Low-Power Mode)
All. Banks
Idle7
H
L
H
L
X
H
L
X
H
L
X
H
L
H
L
X
H
L
X
H
L
X
Refer to the function truth table
Enter Power- Down
ILLEGAL
Enter Self-Refresh
ILLEGAL
NOP
相關(guān)PDF資料
PDF描述
V54C3128804VCT7PCE 16M X 8 SYNCHRONOUS DRAM, 7 ns, PDSO54
V54C316162VAT10 1M X 16 SYNCHRONOUS DRAM, 8 ns, PDSO50
V54C3256164VAT6 16M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
V54C3256404VDS8IPC 64M X 4 SYNCHRONOUS DRAM, 6 ns, PBGA60
V54C3256404VDUG7 64M X 4 SYNCHRONOUS DRAM, 5.4 ns, PBGA54
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
V54C3128804VS 制造商:MOSEL 制造商全稱:MOSEL 功能描述:128Mbit SDRAM 3.3 VOLT, TSOP II / SOC PACKAGE 8M X 16, 16M X 8, 32M X 4
V54C3128804VT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:128Mbit SDRAM 3.3 VOLT, TSOP II / SOC PACKAGE 8M X 16, 16M X 8, 32M X 4
V54C316162 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V-5 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16