參數(shù)資料
    型號(hào): TMX320LF2402APGES
    廠商: Texas Instruments, Inc.
    元件分類: 數(shù)字信號(hào)處理
    英文描述: DSP CONTROLLERS
    中文描述: DSP控制器
    文件頁(yè)數(shù): 55/134頁(yè)
    文件大小: 1759K
    代理商: TMX320LF2402APGES
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)當(dāng)前第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)
    TMS320LF2407A,TMS320LF2406A,TMS320LF2403A,TMS320LF2402A
    TMS320LC2406A,TMS320LC2404A,TMS320LC2403A,TMS320LC2402A
    DSP CONTROLLERS
    SPRS145K
    JULY 2000
    REVISED AUGUST 2005
    55
    POST OFFICE BOX 1443
    HOUSTON, TEXAS 77251
    1443
    serial peripheral interface (SPI) module
    Some 240xA devices include the four-pin serial peripheral interface (SPI) module. The SPI is a high-speed,
    synchronous serial I/O port that allows a serial bit stream of programmed length (one to sixteen bits) to be shifted
    into and out of the device at a programmable bit-transfer rate. Normally, the SPI is used for communications
    between the DSP controller and external peripherals or another processor. Typical applications include external
    I/O or peripheral expansion through devices such as shift registers, display drivers, and ADCs. Multidevice
    communications are supported by the master/slave operation of the SPI.
    The SPI module features include:
    Four external pins:
    SPISOMI: SPI slave-output/master-input pin
    SPISIMO: SPI slave-input/master-output pin
    SPISTE: SPI slave transmit-enable pin
    SPICLK: SPI serial-clock pin
    NOTE: All four pins can be used as GPIO, if the SPI module is not used.
    Two operational modes: master and slave
    Baud rate: 125 different programmable rates/10 Mbps at 40-MHz CPUCLK
    Data word length: one to sixteen data bits
    Four clocking schemes (controlled by clock polarity and clock phase bits) include:
    Falling edge without phase delay: SPICLK active high. SPI transmits data on the falling edge of the
    SPICLK signal and receives data on the rising edge of the SPICLK signal.
    Falling edge with phase delay: SPICLK active high. SPI transmits data one half-cycle ahead of the
    falling edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal.
    Rising edge without phase delay: SPICLK inactive low. SPI transmits data on the rising edge of the
    SPICLK signal and receives data on the falling edge of the SPICLK signal.
    Rising edge with phase delay: SPICLK inactive low. SPI transmits data one half-cycle ahead of the
    falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal.
    Simultaneous receive and transmit operation (transmit function can be disabled in software)
    Transmitter and receiver operations are accomplished through either interrupt-driven or polled algorithms.
    Nine SPI module control registers: Located in control register frame beginning at address 7040h.
    NOTE: All registers in this module are 16-bit registers that are connected to the 16-bit peripheral bus. When a register is accessed, the
    register data is in the lower byte (7
    0), and the upper byte (15
    8) is read as zeros. Writing to the upper byte has no effect.
    相關(guān)PDF資料
    PDF描述
    TMX320LF2402APZA DSP CONTROLLERS
    TMX320LF2402APZS DSP CONTROLLERS
    TMX320LF2402AVFA DSP CONTROLLERS
    TMX320LF2402AVFS DSP CONTROLLERS
    TMX320LF2403APGA DSP CONTROLLERS
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    TMX320LF2402APGS 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DSP|16-BIT|CMOS|QFP|64PIN|PLASTIC
    TMX320LF2402APZA 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS
    TMX320LF2402APZS 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS
    TMX320LF2402AVFA 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS
    TMX320LF2402AVFS 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS