• <table id="m0jjb"><tbody id="m0jjb"></tbody></table>
    參數(shù)資料
    型號(hào): TMP320LC2406APGS
    廠商: Texas Instruments, Inc.
    元件分類: 數(shù)字信號(hào)處理
    英文描述: DSP CONTROLLERS
    中文描述: DSP控制器
    文件頁(yè)數(shù): 15/134頁(yè)
    文件大小: 1759K
    代理商: TMP320LC2406APGS
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)當(dāng)前第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)
    TMS320LF2407A,TMS320LF2406A,TMS320LF2403A,TMS320LF2402A
    TMS320LC2406A,TMS320LC2404A,TMS320LC2403A,TMS320LC2402A
    DSP CONTROLLERS
    SPRS145K
    JULY 2000
    REVISED AUGUST 2005
    15
    POST OFFICE BOX 1443
    HOUSTON, TEXAS 77251
    1443
    pin functions (continued)
    Table 2. LF240xA and LC240xA Pin List and Package Options
    (Continued)
    PIN NAME
    LF2407A
    (144-PGE)
    2406A
    (100-PZ)
    LC2404A
    (100-PZ)
    2403A,
    LC2402A
    (64-PAG)
    and
    2402A
    (64-PG)
    DESCRIPTION
    OSCILLATOR, PLL, FLASH, BOOT, AND MISCELLANEOUS (CONTINUED)
    PLLF2
    10
    8
    8
    37
    PLL loop filter input 2
    V
    CCP
    (5V)
    58
    40
    40
    60
    Flash programming voltage pin. This pin must be connected to
    a 5-V supply for Flash programming. The Flash cannot be
    programmed if this pin is connected to GND. When not
    programming the Flash (i.e., during normal device operation),
    this pin can either be left connected to the 5-V supply or it can
    be tied to GND. This pin must not be left floating at any time. Do
    not use any current-limiting resistor in series with the 5-V supply
    on this pin. This pin is a “no connect” (NC) on ROM parts (i.e.,
    this pin is not connected to any circuitry internal to the device).
    Connecting this pin to 5 V or leaving it open makes no difference
    on ROM parts.
    TP1
    60
    42
    42
    61
    Test pin 1.
    Do not connect.
    TP2
    63
    44
    44
    62
    Test pin 2.
    Do not connect.
    BIO
    /IOPC1
    119
    85
    85
    Branch control input. BIO is polled by the
    BCND pma,BIO
    instruction. If BIO is low, a branch is executed. If BIO is not used,
    it should be pulled high. This pin is configured as a branch
    control input by all device resets. It can be used as a GPIO, if
    not used as a branch control input.
    (
    )
    EMULATION AND TEST
    EMU0
    90
    61
    61
    7
    Emulator I/O #0 with internal pullup. When TRST is driven high,
    this pin is used as an interrupt to or from the emulator system
    and is defined as input/output through the JTAG scan.
    (
    )
    EMU1/OFF
    91
    62
    62
    8
    Emulator pin 1. Emulator pin 1 disables all outputs. When TRST
    is driven high, EMU1/OFF is used as an interrupt to or from the
    emulator system and is defined as an input/output through the
    JTAG scan. When TRST is driven low, this pin is configured as
    OFF. EMU1/OFF, when active low, puts all output drivers in the
    high-impedance state. Note that OFF is used exclusively for
    testing and emulation purposes (not for multiprocessing
    applications). Therefore, for the OFF condition, the following
    apply:
    TRST = 0
    EMU0 = 1
    EMU1/OFF = 0
    (
    )
    JTAG test clock with internal pullup
    TCK
    135
    94
    94
    29
    (
    )
    Bold, italicized pin names
    indicate pin function after reset.
    GPIO
    General-purpose input/output pin. All GPIOs come up as input after reset.
    §
    It is highly recommended that V
    CCA
    be isolated from the digital supply voltage (and V
    SSA
    from digital ground) to maintain the specified accuracy
    and improve the noise immunity of the ADC.
    Only when all of the following conditions are met: EMU1/OFF is low, TRST is low, and EMU0 is high
    #
    No power supply pin (V
    DD
    , V
    DDO
    , V
    SS
    , or V
    SSO
    ) should be left unconnected. All power supply pins must be connected appropriately for proper
    device operation.
    LEGEND:
    Internal pullup
    Internal pulldown
    (Typical active pullup/pulldown value is
    ±
    16
    μ
    A.)
    相關(guān)PDF資料
    PDF描述
    TMP320LC2406AVFA DSP CONTROLLERS
    TMP320LC2406AVFS DSP CONTROLLERS
    TMP320LC2407APAGA DSP CONTROLLERS
    TMP320LC2407APAGS DSP CONTROLLERS
    TMP320LC2407APGA DSP CONTROLLERS
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    TMP320LC2406APZA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DSP|16-BIT|CMOS|QFP|100PIN|PLASTIC
    TMP320LC2406APZS 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DSP|16-BIT|CMOS|QFP|100PIN|PLASTIC
    TMP320LC2406AVFA 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS
    TMP320LC2406AVFS 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS
    TMP320LC2407APAGA 制造商:TI 制造商全稱:Texas Instruments 功能描述:DSP CONTROLLERS