• <ins id="w1vz6"></ins>
    • <wbr id="w1vz6"><rp id="w1vz6"></rp></wbr>
      參數(shù)資料
      型號(hào): TLV1571IDW
      廠商: TEXAS INSTRUMENTS INC
      元件分類(lèi): ADC
      英文描述: 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO24
      封裝: GREEN, PLASTIC, SOIC-24
      文件頁(yè)數(shù): 32/33頁(yè)
      文件大?。?/td> 627K
      代理商: TLV1571IDW
      TLV1571, TLV1578
      2.7 V TO 5.5 V, 1-/8-CHANNEL, 10-BIT,
      PARALLEL ANALOG-TO-DIGITAL CONVERTERS
      SLAS170D –MARCH 1999 – REVISED JULY 2000
      8
      POST OFFICE BOX 655303
      DALLAS, TEXAS 75265
      detailed description (continued)
      reference voltage input
      The TLV1571/TLV1578 has two reference input pins: REFP and REFM. The voltage levels applied to these pins
      establish the upper and lower limits of the analog inputs to produce a full-scale and zero-scale reading
      respectively. The values of REFP, REFM, and the analog input should not exceed the positive supply or be less
      than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the
      input signal is equal to or higher than REFP and is at zero when the input signal is equal to or lower than REFM.
      sampling/conversion
      All sampling, conversion, and data output in the device are started by a trigger. This could be the RD, WR, or
      CSTART signal depending on the mode of conversion and configuration. The rising edge of RD, WR, and
      CSTART signal are extremely important, since they are used to start the conversion. These edges need to stay
      close to the rising edge of the external clock (if external clock is used as source of conversion clock). The
      minimum setup and hold time with respect to the rising edge of the external clock should be 5 ns minimum. When
      the internal clock is used, this is not an issue since these two edges will start the internal clock automatically.
      Therefore, the setup time is always met. Software controlled sampling lasts 6 clock cycles. This is done via the
      CLK input or the internal oscillator if enabled. The input clock frequency can be 1 MHz to 20 MHz, translating
      into a sampling time from 0.6
      s to 0.3 s. The internal oscillator frequency is 9 MHz minimum (oscillator
      frequency is between 9 MHz to 22 MHz), translating into a sampling time from 0.6
      s to 0.3 s. Conversion
      begins immediately after sampling and lasts 10 clock cycles. This is again done using the external clock input
      (1 MHz–20 MHz) or the internal oscillator (9 MHz minimum) if enabled. Hardware controlled sampling, via
      CSTART, begins on falling CSTART lasts the length of the active CSTART signal. This allows more control over
      the sampling time, which is useful when sampling sources with large output impedances. On rising CSTART,
      conversion begins. Conversion in hardware controlled mode also lasts 10 clock cycles. This is done using the
      external clock input (1 MHz–20 MHz) or the internal oscillator (9 MHz minimum) as is the case in software
      controlled mode.
      NOTE: tsu = setup time, th = hold time
      ExtClk
      WR
      RD
      CSTART
      tsu(WRH_EXTCLKH) ≥5 ns
      th(WRL_EXTCLKH) ≥5 ns
      th(RDL_EXTCLKH) ≥5 ns
      td(EXTCLK_CSTARTL) ≥5 ns
      th(CSTARTL_EXTCLKH) ≥5 ns
      tsu(CSTARTH_EXTCLKH) ≥5 ns
      OR
      tsu(RDH_EXTCLKH) ≥5 ns
      Figure 3. Trigger Timing – Software Start Mode Using External Clock
      相關(guān)PDF資料
      PDF描述
      TLV1571CPW 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO24
      TLV1571IDWR 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO24
      TLV1571CDWR 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO24
      TLV1578IDAR 8-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO32
      TLV2541IDR 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      TLV1571IDWG4 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10bit 1.2 MSPS PA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類(lèi)型:Differential 信噪比:107 dB 接口類(lèi)型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
      TLV1571IPW 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10bit 1.2 MSPS PA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類(lèi)型:Differential 信噪比:107 dB 接口類(lèi)型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
      TLV1571IPWG4 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 1-Ch 10-Bit 1.25MSPS 8-Ch DSP/SPI RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類(lèi)型:Differential 信噪比:107 dB 接口類(lèi)型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
      TLV1572 制造商:TI 制造商全稱(chēng):Texas Instruments 功能描述:2.7 V TO 5.5 V, 10-BIT, 1.25 MSPS SERIAL ANALOG-TO-DIGITAL CONVERTER WITH AUTO-POWERDOWN
      TLV1572CD 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 10bit A/D RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類(lèi)型:Differential 信噪比:107 dB 接口類(lèi)型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32