參數(shù)資料
型號: TC850ILW713
廠商: Microchip Technology
文件頁數(shù): 2/26頁
文件大?。?/td> 0K
描述: IC ADC 15BIT FAST 44PLCC
標準包裝: 500
位數(shù): 15
采樣率(每秒): 40
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 雙 ±
工作溫度: -25°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-LCC(J 形引線)
供應商設備封裝: 44-PLCC
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個差分,單極
TC850
DS21479C-page 10
2006 Microchip Technology Inc.
4.2
Zero Integrator Phase
During the zero integrator phase, the differential input
signal is disconnected from the circuit by opening inter-
nal analog gates. The internal nodes are shorted to
analog common (ground) to establish a zero input con-
dition. At the same time, a feedback loop is closed
around the input buffer, integrator and comparator. The
feedback loop ensures the integrator output is near 0V
before the signal integrate phase begins.
During this phase, a chopper-stabilization technique is
used to cancel offset errors in the input buffer, integra-
tor and comparator. Error voltages are stored on the
CBUFF, CINT and COMP capacitors. The zero integrate
phase requires 246 clock cycles.
4.3
Signal Integrate Phase
The zero integrator loop is opened and the internal dif-
ferential inputs are connected to IN+ and IN-. The differ-
ential input signal is integrated for a fixed time period.
The TC850 signal integrate period is 256 clock periods,
or counts. The crystal oscillator frequency is
÷4 before
clocking the internal counters.
The integration time period is:
EQUATION 4-1:
4.4
Reference Integrate Phase
During reference integrate phase, the charge stored on
the integrator capacitor is discharged. The time
required to discharge the capacitor is proportional to
the analog input voltage.
The reference integrate phase is divided into three
subphases:
1.
Fast
2.
Slow
3.
Overrange de-integrate
During fast de-integrate, VIN- is internally connected to
analog common and VIN+ is connected across the pre-
viously-charged reference capacitor (CREF1). The inte-
grator capacitor is rapidly discharged for a maximum of
512 internal clock pulses, yielding 9 bits of resolution.
During the slow de-integrate phase, the internal VIN+
node is now connected to the CREF2 capacitor and the
residual charge on the integrator capacitor is further
discharged a maximum of 64 clock pulses. At this point,
the analog input voltage has been converted with 15
bits of resolution.
If the analog input is greater than full scale, the TC850
performs up to three overrange de-integrate sub-
phases. Each subphase occupies a maximum of 64
clock pulses. The overrange feature permits analog
inputs up to 192 LSBs greater than full scale to be
correctly converted. This feature permits the user to
digitally null up to 192 counts of input offset, while
retaining full 15-bit resolution.
In addition to 512 counts of fast, 64 counts of slow and
192 counts of overrange de-integrate, the reference
integrate phase uses 10 clock pulses to permit internal
nodes to settle. Therefore, the reference integrate
cycle occupies 778 clock pulses.
TINT =
4 x 256
FOSC
相關PDF資料
PDF描述
THS1230IDWRG4 IC 12 BIT 30 MSPS A/D 28-SOIC
THS7319IZSVR IC EDTV VIDEO AMP 3CH 9UCSP
TLC0838CDW IC 8-BIT SERIAL OUT A/D 20-SOIC
TLC2551IDG4 IC ADC 12BIT SER 400K 8SOIC
TLV1549IDRG4 IC ADC 10BIT SER 38K 8SOIC
相關代理商/技術參數(shù)
參數(shù)描述
TC8521AM 制造商:TOSHIBA 制造商全稱:Toshiba Semiconductor 功能描述:REAL TIME CLOCK ケ
TC8521AP 制造商:TOSHIBA 制造商全稱:Toshiba Semiconductor 功能描述:REAL TIME CLOCK ケ
TC8566AF 制造商:TOSHIBA 制造商全稱:Toshiba Semiconductor 功能描述:FLOPPY DISK CONTROLLER
TC8569AF 制造商:TOSHIBA 制造商全稱:Toshiba Semiconductor 功能描述:FLOPPY DISK CONTROLLER
TC8570A 制造商:TOSHIBA 制造商全稱:Toshiba Semiconductor 功能描述:Universal Asychronous R/T