參數(shù)資料
型號(hào): SSM2142PZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 5/8頁(yè)
文件大?。?/td> 0K
描述: IC AUDIO DRVR MONO AB DIFF 8DIP
標(biāo)準(zhǔn)包裝: 50
放大器類型: 音頻
電路數(shù): 1
輸出類型: 差分
轉(zhuǎn)換速率: 15 V/µs
電流 - 電源: 5.5mA
電流 - 輸出 / 通道: 70mA
電壓 - 電源,單路/雙路(±): ±13 V ~ 18 V
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 8-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 8-PDIP
包裝: 管件
產(chǎn)品目錄頁(yè)面: 775 (CN2011-ZH PDF)
SSM2142
–5–
on-chip 50
series damping resistors. The impedances in the
output buffer pair are precisely balanced by laser trimming
during production. This results in the high gain accuracy
needed to obtain good common-mode noise rejection, and
excellent separation between the offset error voltages common
to the cable pair and the desired differential input signal. As
shown in the test circuit, it is suggested that a suitable balanced,
high input-impedance differential amplifier such as the
SSM2141 be used at the receiving end for best system
performance. The SSM2141 receiver output is configured for a
gain of one half following the 6 dB gain of the SSM2142, in
order to maintain an overall system gain of unity.
In applications encountering a large dc offset on the cable or
those wishing to ensure optimal rejection performance by
avoiding differential offset error sources, dc blocking capacitors
may be employed at the sense outputs of the SSM2142. As
shown in the test circuit, these components should present as
little impedance as possible to minimize low-frequency errors,
such as 10
F NP (or tantalum if the polarity of the offset is
known).
SYSTEM GROUNDING CONSIDERATIONS
Due to ground currents, supply variations, and other factors,
the ground potentials of the circuits at each end of a signal cable
may not be exactly equal. The primary purpose of a balanced
pair line is to reject this voltage difference, commonly called
“l(fā)ongitudinal error.” A measure of the ability of the system to
reject longitudinal error voltage is output common-mode
rejection. In order to obtain the optimal OCMR and noise
rejection performance available with the SSM2142, the user
should observe the following precautions:
1. The quality of the differential output is directly dependent
upon the accuracy of the input voltage presented to the
device. Input voltage errors developed across the impedance
of the source must be avoided in order to maintain system
performance. The input of the SSM2142 should be driven
directly by an operational amplifier or buffer offering low
source impedance and low noise.
2. The ground input should be in close proximity to the single-
ended input’s source common. Ground offset errors encoun-
tered in the source circuitry also impair system performance.
3. Make sure that the SSM2142 is adequately decoupled with
0.1
F bypass capacitors located close to each supply pin.
4. Avoid the use of passive circuitry in series with the SSM2142
outputs. Any reactive difference in the line pair will cause
significant imbalances and affect the gain error of the device.
Snubber networks or series load resistors are not required to
maintain stability in SSM2142 based systems, even when
driving signals over extremely long cables.
5. Efforts should be made to maintain a physical balance in the
arrangement of the signal pair wiring. Capacitive differences
due to variations in routing or wire length may cause unequal
noise pickup between the pair, which will degrade the system
OCMR. Shielded twisted-pair cable is the preferred choice in
all applications. The shield should not be utilized as a signal
conductor. Grounding the shield at one end, near the output
common, avoids ground loop currents flowing in the shield
which increase noise coupling and longitudinal errors.
100
90
0%
10
Figure 12. 100 kHz Square Wave Observed at Point B
(Differential Mode). VO = 10 V rms, R1 = R2 = ∞, RL = 600
100
90
0%
10
Figure 13. 100 kHz Square Wave at Point B (Differential
Mode). VO = 10 V rms, R1 = R2 =
∞, R
L = 600
, with
Series Feedback Capacitors
V
IN
SSM
2142
4
3
+15V
6
5
7
8
1
2
–15V
V
OUT
3
2
+15V
7
5
6
1
4
–15V
SHIELDED
TWISTED-PAIR
CABLE
SSM
2141/
2143
Figure 14. Typical Application of the SSM2142 and
SSM2141
APPLICATIONS INFORMATION
The SSM2142 is designed to provide excellent common-mode
rejection, high output drive, and low signal distortion and noise
in a balanced line-driving system. The differential output stage
consists of twin cross-coupled unity gain buffer amplifiers with
REV. C
相關(guān)PDF資料
PDF描述
OP177FSZ IC OPAMP GP PREC LN 8SOIC
SSM2142SZ IC AUDIO DVR MONO AB DIFF 16SOIC
SMCJ30CA TVS BIDIRECT 1500W 30V SMC
AD8008ARMZ IC OPAMP CF DUAL ULDIST LN 8MSOP
ADEL2020ANZ IC OPAMP CF LN LP 60MA 8DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SSM2142S 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 制造商:Rochester Electronics LLC 功能描述:BALANCED LINE DRIVER IC - Bulk 制造商:Analog Devices 功能描述:BALANCED LINE DRIVER 2142 SOIC16
SSM2142S 制造商:Analog Devices 功能描述:SEMICONDUCTORSLINEAR
SSM2142S-REEL 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single
SSM2142SZ 功能描述:IC AUDIO DVR MONO AB DIFF 16SOIC RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標(biāo)準(zhǔn)包裝:2,500 系列:- 放大器類型:通用 電路數(shù):4 輸出類型:- 轉(zhuǎn)換速率:0.6 V/µs 增益帶寬積:1MHz -3db帶寬:- 電流 - 輸入偏壓:45nA 電壓 - 輸入偏移:2000µV 電流 - 電源:1.4mA 電流 - 輸出 / 通道:40mA 電壓 - 電源,單路/雙路(±):3 V ~ 32 V,±1.5 V ~ 16 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:14-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:14-TSSOP 包裝:帶卷 (TR) 其它名稱:LM324ADTBR2G-NDLM324ADTBR2GOSTR
SSM2142SZ-REEL 功能描述:IC AUDIO DVR MONO AB DIFF 16SOIC RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標(biāo)準(zhǔn)包裝:100 系列:- 放大器類型:通用 電路數(shù):1 輸出類型:- 轉(zhuǎn)換速率:0.2 V/µs 增益帶寬積:- -3db帶寬:- 電流 - 輸入偏壓:100pA 電壓 - 輸入偏移:30µV 電流 - 電源:380µA 電流 - 輸出 / 通道:- 電壓 - 電源,單路/雙路(±):±2 V ~ 18 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-SO 包裝:管件