參數(shù)資料
型號(hào): SN74LS175D
廠商: MOTOROLA INC
元件分類: 通用總線功能
英文描述: High Gain, High Linearity Active Bias Low Noise Amplifier
中文描述: LS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
封裝: SOIC-16
文件頁(yè)數(shù): 3/5頁(yè)
文件大?。?/td> 171K
代理商: SN74LS175D
5-329
FAST AND LS TTL DATA
SN54/74LS175
AC CHARACTERISTICS
(TA = 25
°
C)
Symbol
Parameter
Limits
Unit
Test Conditions
Min
Typ
Max
fMAX
tPLH
tPHL
Maximum Input Clock Frequency
30
40
MHz
CL = 15 pF
Propagation Delay, MR to Output
20
20
30
30
ns
VCC = 5.0 V
tPLH
tPHL
Propagation Delay, Clock to Output
13
16
25
25
ns
AC SETUP REQUIREMENTS
(TA = 25
°
C)
Symbol
Parameter
Limits
Unit
Test Conditions
Min
Typ
Max
tW
ts
th
trec
Clock or MR Pulse Width
20
ns
VCC = 5.0 V
Data Setup Time
20
ns
Data Hold Time
5.0
ns
Recovery Time
25
ns
AC WAVEFORMS
Figure 1. Clock to Output Delays, Clock Pulse Width,
Frequency, Setup and Hold Times Data to Clock
Figure 2. Master Reset to Output Delay, Master Reset
Pulse Width, and Master Reset Recovery Time
*The shaded areas indicate when the input is permitted to
*
change for predictable output performance.
DEFINITIONS OF TERMS
SETUP TIME (ts) — is defined as the minimum time required
for the correct logic level to be present at the logic input prior to
the clock transition from LOW to HIGH in order to be recog-
nized and transferred to the outputs.
HOLD TIME (th) — is defined as the minimum time following
the clock transition from LOW to HIGH that the logic level must
be maintained at the input in order to ensure continued recog-
nition. A negative HOLD TIME indicates that the correct logic
level may be released prior to the clock transition from LOW to
HIGH and still be recognized.
RECOVERY TIME (trec) — is defined as the minimum time
required between the end of the reset pulse and the clock
transition from LOW to HIGH in order to recognize and transfer
HIGH Data to the Q outputs.
相關(guān)PDF資料
PDF描述
SN54LS175 QUAD D FLIP-FLOP
SN54LS175J QUAD D FLIP-FLOP
SN74LS175N High Gain, High Linearity Active Bias Low Noise Amplifier
SN74LS181N 4-BIT ARITHMETIC LOGIC UNIT
SN74LS194D Low Noise Broadband Silicon RFIC Amplifier
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN74LS175DE4 功能描述:觸發(fā)器 Quadruple D-Type Flip-Flop W/Clear RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時(shí)間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
SN74LS175DG4 功能描述:觸發(fā)器 Quad D Type FlipFlop RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時(shí)間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
SN74LS175DR 功能描述:觸發(fā)器 Quadruple D-Type Flip-Flop W/Clear RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時(shí)間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
SN74LS175DR2 制造商:Rochester Electronics LLC 功能描述:- Bulk
SN74LS175DRE4 功能描述:觸發(fā)器 Quadruple D-Type Flip-Flop W/Clear RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時(shí)間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel