參數(shù)資料
型號: SN74AUP1G57DCKR
廠商: TEXAS INSTRUMENTS INC
元件分類: 標(biāo)準(zhǔn)邏輯
英文描述: SPECIALTY LOGIC CIRCUIT, PDSO6
封裝: GREEN, PLASTIC, SC-70, 6 PIN
文件頁數(shù): 12/27頁
文件大?。?/td> 1196K
代理商: SN74AUP1G57DCKR
3
1
6
In2
In1
In0
4
Y
SCES503I – NOVEMBER 2003 – REVISED MAY 2010
www.ti.com
NanoStar package technology is a major breakthrough in IC packaging concepts, using the die as the
package.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
ORDERING INFORMATION(1)
TOP-SIDE
TA
PACKAGE(2)
ORDERABLE PART NUMBER
MARKING(3)
NanoStar – WCSP (DSBGA)
Reel of 3000
SN74AUP1G57YFPR
_ _ _HH_
0.23-mm Large Bump – YFP (Pb-free)
NanoStar – WCSP (DSBGA)
Reel of 3000
SN74AUP1G57YZPR
_ _ _HH_
0.23-mm Large Bump – YZP (Pb-free)
QFN – DRY
Reel of 5000
SN74AUP1G57DRYR
HH
–40°C to 85°C
uQFN – DSF
Reel of 5000
SN74AUP1G57DSFR
HH
SOT (SOT-23) – DBV
Reel of 3000
SN74AUP1G57DBVR
HA7_
SOT (SC-70) – DCK
Reel of 3000
SN74AUP1G57DCKR
HH_
SOT (SOT-553) – DRL
Reel of 4000
SN74AUP1G57DRLR
HH_
(1)
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.
(2)
Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
(3)
DBV/DCK/DRL/DRY/DSF: The actual top-side marking has one additional character that designates the wafer fab/assembly site.
YFP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following
character to designate the wafer fab/assembly site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, = Pb-free).
FUNCTION TABLE
INPUTS
OUTPUT
Y
In2
In1
In0
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
LOGIC DIAGRAM (POSITIVE LOGIC)
2
Copyright 2003–2010, Texas Instruments Incorporated
Product Folder Link(s): SN74AUP1G57
相關(guān)PDF資料
PDF描述
SN74AUP1G57YZPR SPECIALTY LOGIC CIRCUIT, BGA6
SN74AUP1G58DCKT SPECIALTY LOGIC CIRCUIT, PDSO6
SN74AUP1G79DBVTE4 AUP/ULP/V SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO5
SN74AUP1G79DBVT AUP/ULP/V SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO5
SN74AUP1G79DRYR AUP/ULP/V SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO6
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN74AUP1G57DCKRE4 功能描述:邏輯門 Lo PWR Config Multi Funct Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
SN74AUP1G57DCKRG4 功能描述:邏輯門 Lo PWR Config Multi Funct Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
SN74AUP1G57DCKT 功能描述:邏輯門 Lo PWR Config Multi Funct Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
SN74AUP1G57DCKTE4 功能描述:邏輯門 Lo PWR Config Multi Funct Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
SN74AUP1G57DCKTG4 功能描述:邏輯門 Lo PWR Config Multi Funct Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel