<big id="nzkzh"><strike id="nzkzh"></strike></big>
<thead id="nzkzh"><sup id="nzkzh"><thead id="nzkzh"></thead></sup></thead>
    • 參數(shù)資料
      型號: SI3056DC-EVB
      廠商: Silicon Laboratories Inc
      文件頁數(shù): 30/94頁
      文件大?。?/td> 0K
      描述: DAUGHTERCARD DAA SI3056/SI3018
      標準包裝: 1
      主要目的: 電信,數(shù)據(jù)采集裝置(DAA)
      已用 IC / 零件: Si3056
      已供物品: 板,CD
      Si3056
      Si3018/19/10
      36
      Rev. 1.05
      5.24. Filter Selection
      The Si3056 supports additional filter selections for the
      receive and transmit signals as defined in Table 11 and
      Table 12 on page 15. The IIRE bit (Register 16, bit 4)
      selects between the IIR and FIR filters. The IIR filter
      provides a shorter, but non-linear, group delay
      alternative to the default FIR filter and only operates
      with an 8 kHz sample rate. Also, on the Si3019 line-side
      device, the FILT bit (Register 31, bit 1) selects a –3 dB
      low frequency pole of 5 Hz when cleared and 200 Hz
      when set. The FILT bit affects the receive path only.
      5.25. Clock Generation
      The Si3056 has an on-chip clock generator. Using a
      single MCLK input frequency, the Si3056 generates all
      the desired standard modem sample rates.
      The clock generator consists of two phase-locked loops
      (PLL1 and PLL2) that achieve the desired sample
      frequencies. Figure 26 illustrates the clock generator.
      The architecture of the dual PLL scheme provides fast
      lock time on initial start-up, fast lock time when
      changing modem sample rates, high noise immunity,
      and can change modem sample rates with a single
      register write. Many MCLK frequencies between
      1 and 60 MHz are supported. MCLK should be from a
      clean source, preferably directly from a crystal with a
      constant frequency and no dropped pulses.
      In serial mode 2 (refer to the “5.26.Digital Interface”
      section), the Si3056 operates as a slave device. The
      clock generator is configured based on the SRC register
      to generate the required internal clock frequencies. In
      this mode, PLL2 is powered-down. For further details of
      slave mode operation, see "5.27.Multiple Device
      5.25.1. Programming the Clock Generator
      As shown in Figure 26, PLL1 must output a clock equal
      to 98.304 MHz (FBASE). The FBASE is determined by
      programming the following registers:
      Register 8: PLL1 N[7:0] divider.
      Register 9: PLL1 M[7:0] divider.
      The main design consideration is the generation of a
      base frequency, defined as follows:
      N (Register 8) and M (Register 9) are 8-bit unsigned
      values. FMCLK is the frequency of the clock provided to
      the MCLK pin.
      Table 20 lists several standard crystal oscillator rates
      that can be supplied to MCLK. This list represents a
      sample of MCLK frequency choices. Many others are
      possible.
      After PLL1 is programmed, the SRC[3:0] bits can
      achieve the standard modem sampling rates with a
      single write to Register 7. See "Register 7.Sample Rate
      When programming the registers of the clock generator,
      the order of register writes is important. For PLL1
      updates, N (Register 8, bits 7:0) must be written first,
      then immediately followed by a write to M (Register 9,
      bits 7:0).
      The values shown in Table 20 satisfy the preceding
      equation. However, when programming the registers for
      N and M, the value placed in these registers must be
      one less than the value calculated from the equations.
      For example, with an MCLK of 46.08 MHz, the values
      placed in the N and M registers are 0x0Dh and 0x1Fh,
      respectively.
      FBASE
      FMCLK M
      ×
      N
      -----------------------------
      98.304 MHz
      ==
      Table 20. MCLK Examples
      MCLK (MHz)
      N
      M
      1.8432
      3
      160
      4.0960
      1
      24
      6.1440
      1
      16
      8.1920
      1
      12
      9.2160
      3
      32
      10.3680
      27
      256
      11.0592
      9
      80
      12.288
      1
      8
      14.7456
      3
      20
      18.4320
      3
      16
      24.5760
      1
      4
      25.8048
      21
      80
      44.2368
      9
      20
      46.0800
      15
      32
      47.9232
      39
      80
      56.0000
      35
      36
      相關PDF資料
      PDF描述
      GBM31DCCI CONN EDGECARD 62POS R/A .156 SLD
      CW252016-39NG INDUCTOR 39NH 1008 SMD
      CW252016-33NG INDUCTOR 33NH 1008 SMD
      CW252016-27NG INDUCTOR 27NH 1008 SMD
      CW252016-22NG INDUCTOR 22NH 1008 SMD
      相關代理商/技術參數(shù)
      參數(shù)描述
      Si3056-D-FS 功能描述:電信線路管理 IC Si3056 DAA System Side SSI Interface RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
      SI3056-D-FSR 功能描述:電信線路管理 IC Si3056 DAA System Side SSI Interface RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
      SI3056-D-ZS3R 制造商:Silicon Laboratories Inc 功能描述:MODEM CHIP CHIPSET 56KBPS - Tape and Reel
      SI3056-F-FS 制造商:Silicon Laboratories Inc 功能描述:
      SI3056-FS 功能描述:IC SYSTEM-SIDE DAA 16SOIC RoHS:是 類別:集成電路 (IC) >> 接口 - 調制解調器 - IC 和模塊 系列:- 標準包裝:25 系列:- 數(shù)據(jù)格式:V.21,V.22,V.23,V.29,V.32,V.34,V.90,V.92,Bell 103,Bell 212A 波特率:33.6k 電源電壓:3.3V 安裝類型:- 封裝/外殼:- 供應商設備封裝:- 包裝:托盤 配用:591-1013-ND - KIT DEV SOCKETMODEM PARALLEL591-1009-ND - KIT DEV SRL SOCKETMODEM UNIVERSL 其它名稱:MT5656SMI-P-V-34.R2-SPMT5656SMI-P-V-34.R2-SP-NDQ4711574