參數(shù)資料
型號: SA5230NG
廠商: ON SEMICONDUCTOR
元件分類: 運動控制電子
英文描述: Low Voltage Operational Amplifier
中文描述: OP-AMP, 4000 uV OFFSET-MAX, 0.6 MHz BAND WIDTH, PDIP8
封裝: LEAD FREE, PLASTIC, DIP-8
文件頁數(shù): 6/18頁
文件大?。?/td> 253K
代理商: SA5230NG
NE5230, SA5230, SE5230
http://onsemi.com
6
THEORY OF OPERATION
Input Stage
Operational amplifiers which are able to function at
minimum supply voltages should have input and output
stage swings capable of reaching both supply voltages
within a few millivolts in order to achieve ease of quiescent
biasing and to have maximum input/output signal handling
capability. The input stage of the NE5230 has a
common
mode voltage range that not only includes the
entire supply voltage range, but also allows either supply to
be exceeded by 250 mV without increasing the input offset
voltage by more than 6.0 mV. This is unequalled by any
other operational amplifier today.
In order to accomplish the feat of rail
to
rail input
common
mode range, two emitter
coupled differential
pairs are placed in parallel so that the common
mode
voltage of one can reach the positive supply rail and the other
can reach the negative supply rail. The simplified schematic
of Figure 1 shows how the complementary emitter
coupler
transistors are configured to form the basic input stage cell.
Common
mode input signal voltages in the range from
0.8 V above V
EE
to V
CC
are handled completely by the NPN
pair, Q3 and Q4, while common
mode input signal voltages
in the range of V
EE
to 0.8 V above V
EE
are processed only
by the PNP pair, Q1 and Q2. The intermediate range of input
voltages requires that both the NPN and PNP pairs are
operating. The collector currents of the input transistors are
summed by the current combiner circuit composed of
transistors Q8 through Q11 into one output current.
Transistor Q8 is connected as a diode to ensure that the
outputs of Q2 and Q4 are properly subtracted from those of
Q1 and Q3.
The input stage was designed to overcome two important
problems for rail
to
rail capability. As the common
mode
voltage moves from the range where only the NPN pair was
operating to where both of the input pairs were operating, the
effective transconductance would change by a factor of two.
Frequency compensation for the ranges where one input pair
was operating would, of course, not be optimal for the range
where both pairs were operating. Secondly, fast changes in
the common
mode voltage would abruptly saturate and
restore the emitter current sources, causing transient
distortion. These problems were overcome by assuring that
only the input transistor pair which is able to function
properly is active. The NPN pair is normally activated by the
current source I
B1
through Q5 and the current mirror Q6 and
Q7, assuming the PNP pair is non
conducting. When the
common
mode input voltage passes below the reference
voltage, V
B1
0.8 V at the base of Q5, the emitter current is
gradually steered toward the PNP pair, away from the NPN
pair. The transfer of the emitter currents between the
complementary input pairs occurs in a voltage range of
about 120 mV around the reference voltage V
B1
. In this way
the sum of the emitter currents for each of the NPN and PNP
transistor pairs is kept constant; this ensures that the
transconductance of the parallel combination will be
constant, since the transconductance of bipolar transistors is
proportional to their emitter currents.
An essential requirement of this kind of input stage is to
minimize the changes in input offset voltage between that of
the NPN and PNP transistor pair which occurs when the
input common
mode voltage crosses the internal reference
voltage, V
B1
. Careful circuit layout with a cross
coupled
quad for each input pair has yielded a typical input offset
voltage of less than 0.3 mV and a change in the input offset
voltage of less than 0.1 mV.
V
V
R10
R11
R8
R9
Q3
Q1
Q2
Q4
Q10
Q11
Q5
Q6
Q7
Q8
Q9
V
EE
V
CC
I
OUT
V
b2
+
+V
b1
V
IN
V
IN+
I
b1
Figure 1. Input Stage
相關PDF資料
PDF描述
SA5230 Low Voltage Operational Amplifier(低壓運算放大器)
SA5534A Single Low Noise Operational Amplifier(單低噪聲運算放大器)
SA5534 Single Low Noise Operational Amplifier(單低噪聲運算放大器)
SA56-11SRWA 14.2mm (0.56INCH) SINGLE DIGIT NUMERIC DISPLAY
SA56-21EWA 14.2mm (0.56INCH) SEVEN SEGMENT DISPLAY
相關代理商/技術參數(shù)
參數(shù)描述
SA5232 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Matched dual high-performance low-voltage operational amplifier
SA5232D 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Matched dual high-performance low-voltage operational amplifier
SA5232D,112 功能描述:運算放大器 - 運放 MATCHED DUAL LOW-VOLT OP AMP RoHS:否 制造商:STMicroelectronics 通道數(shù)量:4 共模抑制比(最小值):63 dB 輸入補償電壓:1 mV 輸入偏流(最大值):10 pA 工作電源電壓:2.7 V to 5.5 V 安裝風格:SMD/SMT 封裝 / 箱體:QFN-16 轉換速度:0.89 V/us 關閉:No 輸出電流:55 mA 最大工作溫度:+ 125 C 封裝:Reel
SA5232D,118 功能描述:運算放大器 - 運放 MATCHED DUAL LOW-VOLT OP AMP RoHS:否 制造商:STMicroelectronics 通道數(shù)量:4 共模抑制比(最小值):63 dB 輸入補償電壓:1 mV 輸入偏流(最大值):10 pA 工作電源電壓:2.7 V to 5.5 V 安裝風格:SMD/SMT 封裝 / 箱體:QFN-16 轉換速度:0.89 V/us 關閉:No 輸出電流:55 mA 最大工作溫度:+ 125 C 封裝:Reel
SA5232D/01 功能描述:運算放大器 - 運放 DUAL LVOP AMP -40-85 RoHS:否 制造商:STMicroelectronics 通道數(shù)量:4 共模抑制比(最小值):63 dB 輸入補償電壓:1 mV 輸入偏流(最大值):10 pA 工作電源電壓:2.7 V to 5.5 V 安裝風格:SMD/SMT 封裝 / 箱體:QFN-16 轉換速度:0.89 V/us 關閉:No 輸出電流:55 mA 最大工作溫度:+ 125 C 封裝:Reel