參數(shù)資料
型號(hào): RH80530NZ006256
英文描述: MICROPROCESSOR|32-BIT|CMOS|PGA|478PIN|CERAMIC
中文描述: 微處理器| 32位|的CMOS |美巡賽| 478PIN |陶瓷
文件頁(yè)數(shù): 78/89頁(yè)
文件大?。?/td> 1672K
代理商: RH80530NZ006256
Mobile Intel
Pentium
III Processor-M Datasheet
78
Datasheet
298340-002
Table 44. BSEL[1:0] Encoding
BSEL[1:0]
System Bus Frequency
01
100 MHz
11
133 MHz
CLKREF (Analog)
The CLKREF (System Bus Clock Reference) signal provides a reference voltage to define the trip
point for the BCLK signal on platforms supporting Single Ended Clocking. This signal should be
connected to a resistor divider to generate 1.25V from the 2.5-V supply. A minimum of 1-uF
decoupling capacitance is recommended on CLKREF. On systems with Differential Clocking, the
CLKREF pin functions as the BCLK# input.
CMOSREF (Analog)
The CMOSREF (CMOS Reference Voltage) signal provides a DC level reference voltage for the
CMOS input buffers. CMOSREF must be generated from a stable 1.5-V supply and must meet the
V
CMOSREF
specification. The same 1.5-V supply should be used to power the chipset CMOS I/O
buffers that drive the CMOS signals. Please refer to the platform design guidelines for resistor divider
recommendations.
D[63:0]# (I/O - AGTL)
The D[63:0]# (Data) signals are the data signals. These signals provide a 64-bit data path between both
system bus agents, and must be connected to the appropriate pins/balls on both agents. The data driver
asserts DRDY# to indicate a valid data transfer.
DBSY# (I/O - AGTL)
The DBSY# (Data Bus Busy) signal is asserted by the agent responsible for driving data on the system
bus to indicate that the data bus is in use. The data bus is released after DBSY# is deasserted. This
signal must be connected to the appropriate pins/balls on both agents on the system bus.
DEFER# (I - AGTL)
The DEFER# (Defer) signal is asserted by an agent to indicate that the transaction cannot be
guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed
memory agent or I/O agent. This signal must be connected to the appropriate pins/balls on both agents
on the system bus.
DEP[7:0]# (I/O - AGTL)
The DEP[7:0]# (Data Bus ECC Protection) signals provide optional ECC protection for the data bus.
They are driven by the agent responsible for driving D[63:0]#, and must be connected to the
appropriate pins/balls on both agents on the system bus if they are used. During power-on
configuration, DEP[7:0]# signals can be enabled for ECC checking or disabled for no checking.
相關(guān)PDF資料
PDF描述
RH80530NZ009256 MICROPROCESSOR|32-BIT|CMOS|PGA|478PIN|CERAMIC
RH80530WZ014256 Microprocessor
RJ80530GZ009512 Microprocessor
RJ80530LZ800512 Microprocessor
RJ80530MY650256 MICROPROCESSOR|32-BIT|CMOS|BGA|479PIN|CERAMIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RH80530NZ009256 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MICROPROCESSOR|32-BIT|CMOS|PGA|478PIN|CERAMIC
RH80530NZ012256 制造商:Rochester Electronics LLC 功能描述:- Bulk
RH80530NZ014256 制造商:Rochester Electronics LLC 功能描述:- Bulk
RH80530WZ004256 制造商:Rochester Electronics LLC 功能描述:- Bulk
RH80530WZ006256 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Intel 功能描述: