
Preliminary
2-207
RF2162
Rev A17 011011
2
P
Pin
1
Function
GND
Description
Ground connection. Connect to package base ground. This ground
should be isolated from the backside ground contact on top metal layer.
Ground for stage 1. Keep traces physically short and connect immedi-
ately to ground plane for best performance. This ground should be iso-
lated from the backside ground contact on top metal layer.
Same as Pin 2.
Interface Schematic
2
GND1
3
4
GND1
RF IN
RF input. An external DC blocking capacitor is required if this port is
connected to a DC path to ground or a DC voltage.
5
VREG1
Enable voltage for first stage. When this pin is “l(fā)ow”, all circuits are shut
off. When this pin is 2.8V, all circuits are operating normally. V
REG
requires a regulated 2.8V for the amplifier to operate properly over all
specified temperature and voltage ranges. A dropping resistor from a
higher regulated voltage may be used to provide the required 2.8V. A
100pF high frequency bypass capacitor is recommended.
This is an analog bias current control pin. The range is 0V for minimum
bias to 3.0 for maximum bias.
Enable voltage for second or output stage. When this pin is “l(fā)ow”, all
circuits are shut off. When this pin is 2.8V, all circuits are operating nor-
mally. V
REG
requires a regulated 2.8V for the amplifier to operate prop-
erly over all specified temperature and voltage ranges. A dropping
resistor from a higher regulated voltage may be used to provide the
required 2.8V. A 100pF high frequency bypass capacitor is recom-
mended.
Bias circuitry ground. See application schematic.
6
VMODE
7
VREG2
8
9
GND
GND
Ground connection. Connect to package base ground. This ground
should be isolated from the backside ground contact on top metal layer.
RF output and power supply for the output stage. The bias for the out-
put stage is provided through this pin and pin 13. An external matching
network is required to provide the optimum load impedance; see the
application schematics for details.
10
RF OUT
11
12
13
RF OUT
RF OUT
2FO
Same as pin 10.
See pin 10.
Same as pin 10.
Harmonic trap. This pin connects to the RF output but is used for pro-
viding a low impedance to the second harmonic of the operating fre-
quency. An inductor or transmission line resonating with an on chip
capacitor at 2fo is required at this pin.
Power supply for bias circuitry. A 100pF high frequency bypass capaci-
tor is recommended.
Interstage tuning and bias supply for first stage.
14
VCC BIAS
15
16
Pkg
Base
VCC1
VCC1
GND
Interstage tuning and bias supply for first stage.
Ground connection. The backside of the package should be soldered to
a top side ground pad which is connected to the ground plane with mul-
tiple vias. The pad should have a short thermal path to the ground
plane.
GND1
RF IN
VCC1
From Bias
Stages
RF OUT
From Bias
Stages