• <form id="fwoj3"><em id="fwoj3"><sub id="fwoj3"></sub></em></form>
    <thead id="fwoj3"></thead>
    <form id="fwoj3"><form id="fwoj3"><xmp id="fwoj3"></xmp></form></form>
  • 參數(shù)資料
    型號(hào): PSD835F3V-20B81I
    廠商: 意法半導(dǎo)體
    英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
    中文描述: 在8片位微控制器可配置存儲(chǔ)系統(tǒng)
    文件頁(yè)數(shù): 53/110頁(yè)
    文件大?。?/td> 570K
    代理商: PSD835F3V-20B81I
    PSD8XX Family
    PSD835G2
    52
    The
    PSD835G2
    Functional
    Blocks
    (cont.)
    9.4 I/OPorts
    There are seven programmable I/O ports: Ports A, B, C, D, E, F and G. Each of the ports
    is eight bits except Port D, which is 4 bits. Each port pin is individually user configurable,
    thus allowing multiple functions per port. The ports are configured using PSDsoft or by the
    microcontroller writing to on-chip registers in the CSIOP address space.
    The topics discussed in this section are:
    General Port Architecture
    Port Operating Modes
    Port Configuration Registers
    Port Data Registers
    Individual Port Functionality.
    9.4.1 General Port Architecture
    The general architecture of the I/O Port is shown in Figure 24. Individual Port architectures
    are shown in Figures 26 through 28. In general, once the purpose for a port pin has been
    defined, that pin will no longer be available for other purposes. Exceptions will be noted.
    As shown in Figure 24, the ports contain an output multiplexer whose selects are driven
    by the configuration bits in the Control Registers (Ports E, F and G only) and PSDsoft
    Configuration. Inputs to the multiplexer include the following:
    J
    Output data from the Data Out Register
    J
    Latched address outputs
    J
    CPLD Micro
    Cell output
    J
    External Chip Select from CPLD.
    The Port Data Buffer (PDB) is a tri-state buffer that allows only one source at a time to be
    read. The PDB is connected to the Internal Data Bus for feedback and can be read by the
    microcontroller. The Data Out and Micro
    Cell outputs, Direction and Control Registers,
    and port pin input are all connected to the PDB.
    The Port pin’s tri-state output driver enable is controlled by a two input OR gate whose
    inputs come from the CPLD AND array enable product term and the Direction Register. If
    the enable product term of any of the array outputs are not defined and that port pin is not
    defined as a CPLD output in the PSDabel file, then the Direction Register has sole control
    of the buffer that drives the port pin.
    The contents of these registers can be altered by the microcontroller. The PDB feedback
    path allows the microcontroller to check the contents of the registers.
    Ports A, B, and C have embedded Input Micro
    Cells (IMCs). The IMCs can be configured
    as latches, registers, or direct inputs to the PLDs. The latches and registers are clocked by
    the address strobe (AS/ALE) or a product term from the PLD AND array. The outputs from
    the IMCs drive the PLD input bus and can be read by the microcontroller. Refer to the IMC
    subsection of the PLD section.
    相關(guān)PDF資料
    PDF描述
    PSD835F3V-20J Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3V-20JI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3V-20M Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3V-20MI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3V-20U Configurable Memory System on a Chip for 8-Bit Microcontrollers
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD835G2-70U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 70ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-12UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 120ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray