參數(shù)資料
型號: PSD813FN
英文描述: Field Programmble Microcontroller Peripherals(帶閃存的現(xiàn)場可編程微控制器)
中文描述: 場可編程微控制器外圍設備(帶閃存的現(xiàn)場可編程微控制器)
文件頁數(shù): 73/83頁
文件大?。?/td> 369K
代理商: PSD813FN
Prelimnary
PSD813FN/FH
73
Appendix A –
Flash Memory
Description
The PSD813FN/FH has a non-volatile Flash memory that may be erased electrically at the
sector level, and programmed Byte-by-Byte.
Organization
The Flash Memory organization is 512K x 8 bits (only 128K x 8 is used) with Address lines
A0 – A18 and Data Inputs/Outputs D0 – D7. Memory control is provided by Chip Enable
(CSF), Output Enable (RDF) and Write Enable (WRF) Inputs.
Erase and Program are performed using embedded algorithms through the internal
Program/Erase Controller (P/E.C.).
Data Output bits D7 and D6 provide polling or toggle signals during Automatic Program or
Erase to indicate the Ready/Busy state of the internal Program/Erase Controller.
Sectors
Erasure of the memory is in sectors. There are 8 sectors of 64K bytes each in the memory
address space. Erasure of each sector takes typically 1.5 seconds and each sector can be
programmed and erased over 100,000 cycles. Sector erasure may be suspended, while
data is read from other blocks of the memory, and then resumed.
Bus Operations
Five operations can be performed by the appropriate bus cycles: Read Array, Read
Electronic Signature, Output Disable, Standby, and Write the Command of an Instruction.
Command Interface
Command Bytes can be written to a Command Interface (C.I.) latch to perform Reading
(from the Array or Electronic Signature), Erasure or programming. For added data
protection, command execution starts after 4 or 6 command cycles. The first, second, fourth
and fifth cycles are used to input a code sequence to the Command Interface. This
sequence is equal for all P/E.C. instructions. The command itself and its confirmation – if it
applies – are given on the third and fourth or sixth cycles.
Instructions
Seven instructions are defined to perform Reset, Read Electronic Signature, Auto Program,
Sector Auto Erase, Auto Bulk Erase, Sector Erase Suspend and Sector Erase Resume.
The internal Program/Erase Controller (P/E.C.) handles all timing and verification of the
Program and Erase instructions and provides Data Polling, Toggle, and Status data to
indicate completion of Program and Erase Operations.
Instructions are composed of up to six cycles. The first two cycles input a code sequence to
the Command Interface which is common to all P/E.C. instructions (see Table 4 for
Command Descriptions). The third cycle inputs the instruction set up command instruction
to the Command Interface. Subsequent cycles output Signature or the addressed data for
Read operations. For added data protection, the instructions for program and sector or bulk
erase require further command inputs. For a Program instruction, the fourth command cycle
inputs the address and data to be programmed. For an Erase instruction (sector or bulk),
the fourth and fifth cycles input a further code sequence before the Erase confirm command
on the sixth cycle. Byte programming takes typically 10μs while erase is performed in
typically 1.5 seconds.
Erasure of a memory sector may be suspended, in order to read data from another sector,
and then resumed. Data Polling, Toggle and Error data may be read at any time, including
during the programming or erase cycles, to monitor the progress of the operation. When
power is first applied or if V
CC
falls below V
LKO
, the command interface is reset to Read
Array.
相關PDF資料
PDF描述
PSD813FH Field Programmble Microcontroller Peripherals With Flash Memory(帶閃存的現(xiàn)場可編程微控制器)
PSD82 Three Phase Rectifier Bridges
PSD834F2V Flash PSD, 3.3V Supply, for 8-bit MCUs 2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM(2M位+256K位雙路閃速存儲器和64K位靜態(tài)RAM,閃速PSD,3.3V電源,用于8位MCU.)
PSD834F2 Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs(用于8位MCUs的閃速ISP外圍)
PSD835G2 Configurable Memory System on a Chip for 8-Bit Microcontrollers(8位微控制器片上存儲器可編程外設)
相關代理商/技術參數(shù)
參數(shù)描述
PSD813FN-15J 制造商:WSI 功能描述:
PSD833F2-90J 功能描述:CPLD - 復雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
PSD833F2-90JI 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
PSD833F2-90M 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
PSD833F2-90MI 功能描述:CPLD - 復雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100